In this paper we compare advanced modeling approaches for the determination of the drain current in nanoscale MOSFETs. Transport models range from drift–diffusion to direct solutions of the Boltzmann-Transport-Equation with the Monte-Carlo method. Template devices representative of 22 nm Double-Gate and 32 nm Single-Gate Fully-Depleted Silicon-On-Insulator transistors were used as a common benchmark to highlight the differences between the quantitative predictions of different approaches. Using the standard scattering and mobility models for unstrained silicon channels and pure SiO2 dielectrics, the predictions of the different approaches for the 32 nm template are quite similar. Simulations of the 22 nm device instead, are much less consistent, particularly those achieved with MC simulators. Comparison with experimental data for a 32 nm device shows that the modeling approach used to explain the mobility reduction induced by the high-j dielectric is critical. In the absence of a clear understanding of the impact of high-j stack on transport, different models, all providing agreement with the experimental low-field mobility, predict quite different drain currents in saturation and in the sub-threshold region.
P. Palestri, C. Alexander, A. Asenov, V. Aubry-Fortuna, G. Baccarani, A. Bournel, et al. (2009). A comparison of advanced transport models for the computation of the drain current in nanoscale nMOSFETs. SOLID-STATE ELECTRONICS, 53, 1293-1302 [10.1016/j.sse.2009.09.019].
A comparison of advanced transport models for the computation of the drain current in nanoscale nMOSFETs
BACCARANI, GIORGIO;BRACCIOLI, MARCO;FIEGNA, CLAUDIO;REGGIANI, SUSANNA;SANGIORGI, ENRICO;SELMI, LUCA;SILVESTRI, LUCA;
2009
Abstract
In this paper we compare advanced modeling approaches for the determination of the drain current in nanoscale MOSFETs. Transport models range from drift–diffusion to direct solutions of the Boltzmann-Transport-Equation with the Monte-Carlo method. Template devices representative of 22 nm Double-Gate and 32 nm Single-Gate Fully-Depleted Silicon-On-Insulator transistors were used as a common benchmark to highlight the differences between the quantitative predictions of different approaches. Using the standard scattering and mobility models for unstrained silicon channels and pure SiO2 dielectrics, the predictions of the different approaches for the 32 nm template are quite similar. Simulations of the 22 nm device instead, are much less consistent, particularly those achieved with MC simulators. Comparison with experimental data for a 32 nm device shows that the modeling approach used to explain the mobility reduction induced by the high-j dielectric is critical. In the absence of a clear understanding of the impact of high-j stack on transport, different models, all providing agreement with the experimental low-field mobility, predict quite different drain currents in saturation and in the sub-threshold region.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.