Lateral DMOS transistors are widely used in mixed-signal integrated-circuit design as integrated high-voltage switches and drivers. The LDMOS with shallow-trench isolation (STI) is the device of choice to achieve voltage and current capability integrated in the basic CMOS processes. In this review, the electrical characteristics of the STI-based LDMOS transistors are investigated over an extended range of operating conditions through experiments and numerical analysis. The LDMOS high electric-field characteristics are explained to the purpose of investigating the effects on reliability and device performance under hot-carrier stress (HCS) conditions. A review of the HCS modeling is addressed to provide an understanding of the degradation kinetics and mechanisms. TCAD simulations of the degradation are finally proposed to explain the HCS effects on a wide range of biases and temperatures, confirming the experimental results.

Characterization and modeling of electrical stress degradation in STI-based integrated power devices / Susanna Reggiani; Gaetano Barone; Elena Gnani; Antonio Gnudi; Giorgio Baccarani; Stefano Poli; Rick Wise; Ming-Yeh Chuang; Weidong Tian; Sameer Pendharkar; Marie Denison. - In: SOLID-STATE ELECTRONICS. - ISSN 0038-1101. - STAMPA. - 102:(2014), pp. 25-41. [10.1016/j.sse.2014.06.008]

Characterization and modeling of electrical stress degradation in STI-based integrated power devices

REGGIANI, SUSANNA;GNANI, ELENA;GNUDI, ANTONIO;BACCARANI, GIORGIO;
2014

Abstract

Lateral DMOS transistors are widely used in mixed-signal integrated-circuit design as integrated high-voltage switches and drivers. The LDMOS with shallow-trench isolation (STI) is the device of choice to achieve voltage and current capability integrated in the basic CMOS processes. In this review, the electrical characteristics of the STI-based LDMOS transistors are investigated over an extended range of operating conditions through experiments and numerical analysis. The LDMOS high electric-field characteristics are explained to the purpose of investigating the effects on reliability and device performance under hot-carrier stress (HCS) conditions. A review of the HCS modeling is addressed to provide an understanding of the degradation kinetics and mechanisms. TCAD simulations of the degradation are finally proposed to explain the HCS effects on a wide range of biases and temperatures, confirming the experimental results.
2014
Characterization and modeling of electrical stress degradation in STI-based integrated power devices / Susanna Reggiani; Gaetano Barone; Elena Gnani; Antonio Gnudi; Giorgio Baccarani; Stefano Poli; Rick Wise; Ming-Yeh Chuang; Weidong Tian; Sameer Pendharkar; Marie Denison. - In: SOLID-STATE ELECTRONICS. - ISSN 0038-1101. - STAMPA. - 102:(2014), pp. 25-41. [10.1016/j.sse.2014.06.008]
Susanna Reggiani; Gaetano Barone; Elena Gnani; Antonio Gnudi; Giorgio Baccarani; Stefano Poli; Rick Wise; Ming-Yeh Chuang; Weidong Tian; Sameer Pendharkar; Marie Denison
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/463575
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 36
  • ???jsp.display-item.citation.isi??? 30
social impact