The exponential growth in AI algorithm complexity creates significant challenges for designing heterogeneous AI SoCs, requiring rapid and cost-effective development cycles. Open-source hardware offers a potential solution by enabling reuse of high-quality, non-differentiating IPs, allowing SoC designers to focus on innovative, differentiating features. Since 2013, the PULP (Parallel Ultra-Low Power) Platform project has been active in designing research IPs and releasing them as opensource. In this article, we focus on the PULP experience designing heterogeneous AI acceleration SoCs, centered on the PULP cluster equipped with a combination of augmented RISC-V processors and cooperative hardware accelerators called HWPEs (Hardware Processing Engines). We detail the evolution of AIdedicated PULP SoCs both in terms of silicon prototypes and of software tools to enable the deployment of end-to-end AI models.

Conti, F., Garofalo, A., Rossi, D., Tagliavini, G., Benini, L. (2025). Open Source Heterogeneous SoCs for Artificial Intelligence: The PULP Platform experience. IEEE SOLID-STATE CIRCUITS MAGAZINE, 17(2), 49-60 [10.1109/mssc.2025.3537987].

Open Source Heterogeneous SoCs for Artificial Intelligence: The PULP Platform experience

Conti, Francesco;Garofalo, Angelo;Rossi, Davide;Tagliavini, Giuseppe;Benini, Luca
2025

Abstract

The exponential growth in AI algorithm complexity creates significant challenges for designing heterogeneous AI SoCs, requiring rapid and cost-effective development cycles. Open-source hardware offers a potential solution by enabling reuse of high-quality, non-differentiating IPs, allowing SoC designers to focus on innovative, differentiating features. Since 2013, the PULP (Parallel Ultra-Low Power) Platform project has been active in designing research IPs and releasing them as opensource. In this article, we focus on the PULP experience designing heterogeneous AI acceleration SoCs, centered on the PULP cluster equipped with a combination of augmented RISC-V processors and cooperative hardware accelerators called HWPEs (Hardware Processing Engines). We detail the evolution of AIdedicated PULP SoCs both in terms of silicon prototypes and of software tools to enable the deployment of end-to-end AI models.
2025
Conti, F., Garofalo, A., Rossi, D., Tagliavini, G., Benini, L. (2025). Open Source Heterogeneous SoCs for Artificial Intelligence: The PULP Platform experience. IEEE SOLID-STATE CIRCUITS MAGAZINE, 17(2), 49-60 [10.1109/mssc.2025.3537987].
Conti, Francesco; Garofalo, Angelo; Rossi, Davide; Tagliavini, Giuseppe; Benini, Luca
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/1025794
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 2
  • ???jsp.display-item.citation.isi??? ND
social impact