System-on-chip (SoC) architectures have emerged as ubiquitous option for computation-intensive applications because of the tremendous flexibility provided by them with respect to design reuse and extendibility. Single shared bus architectures have been popularly used as communication channel in such on-chip architectures, by connecting various modules in such systems. However, increasing levels of integration and the number of components connected to the bus render such architectures infeasible. Consequently, such single shared bus architectures fail to scale well with both performance and power aspects. The authors demonstrate here a way to perform memory and bus partitioning and allocate variable frequencies to different bus segments to reduce the power consumption of the system without affecting the performance. The authors use an evolutionary algorithm followed by an iterative search-based frequency allocation algorithm to solve the problem. The effectiveness of the proposed results is validated on a SystemC-based cycle-accurate bus-based SoC simulator.

S. Srinivasan, L. Li, M. Ruggiero, F. Angiolini, N. Vijaykrishnan, L. Benini (2008). Exploring architectural solutions for energy optimisations in bus-based system-on-chip. IET COMPUTERS & DIGITAL TECHNIQUES, Volume 2, Issue 5, 347-354 [10.1049/iet-cdt:20070063].

Exploring architectural solutions for energy optimisations in bus-based system-on-chip

RUGGIERO, MARTINO;ANGIOLINI, FEDERICO;BENINI, LUCA
2008

Abstract

System-on-chip (SoC) architectures have emerged as ubiquitous option for computation-intensive applications because of the tremendous flexibility provided by them with respect to design reuse and extendibility. Single shared bus architectures have been popularly used as communication channel in such on-chip architectures, by connecting various modules in such systems. However, increasing levels of integration and the number of components connected to the bus render such architectures infeasible. Consequently, such single shared bus architectures fail to scale well with both performance and power aspects. The authors demonstrate here a way to perform memory and bus partitioning and allocate variable frequencies to different bus segments to reduce the power consumption of the system without affecting the performance. The authors use an evolutionary algorithm followed by an iterative search-based frequency allocation algorithm to solve the problem. The effectiveness of the proposed results is validated on a SystemC-based cycle-accurate bus-based SoC simulator.
2008
S. Srinivasan, L. Li, M. Ruggiero, F. Angiolini, N. Vijaykrishnan, L. Benini (2008). Exploring architectural solutions for energy optimisations in bus-based system-on-chip. IET COMPUTERS & DIGITAL TECHNIQUES, Volume 2, Issue 5, 347-354 [10.1049/iet-cdt:20070063].
S. Srinivasan; L. Li; M. Ruggiero; F. Angiolini; N. Vijaykrishnan; L. Benini
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/62274
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 2
  • ???jsp.display-item.citation.isi??? 2
social impact