In this paper we present a novel approach for testing clock faults for high performance microprocessors. Although such faults have been shown to be likely and could compromise delay fault testing, conventional manufacturing test methodology is unable to guarantee their detection. In this paper, we propose a modification to the conventional clock buffers allowing standard manufacturing test to detect the faults. This is achieved at the cost of a small increase in area and power consumption of the clock buffers, but with no additional test cost or impact on the microprocessor performance and in-field operation. Our approach can be applied to the clock system of any high performance chip or microprocessor.
C. Metra, M. Omaña, TM Mak, S. Tam (2007). Novel Approach to Clock Fault Testing for High Performance Microprocessors. LOS ALAMITOS : P. Prinetto, H. Wunderlich.
Novel Approach to Clock Fault Testing for High Performance Microprocessors
METRA, CECILIA;OMANA, MARTIN EUGENIO;
2007
Abstract
In this paper we present a novel approach for testing clock faults for high performance microprocessors. Although such faults have been shown to be likely and could compromise delay fault testing, conventional manufacturing test methodology is unable to guarantee their detection. In this paper, we propose a modification to the conventional clock buffers allowing standard manufacturing test to detect the faults. This is achieved at the cost of a small increase in area and power consumption of the clock buffers, but with no additional test cost or impact on the microprocessor performance and in-field operation. Our approach can be applied to the clock system of any high performance chip or microprocessor.I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.