In this paper we present a novel approach for testing clock faults for high performance microprocessors. Although such faults have been shown to be likely and could compromise delay fault testing, conventional manufacturing test methodology is unable to guarantee their detection. In this paper, we propose a modification to the conventional clock buffers allowing standard manufacturing test to detect the faults. This is achieved at the cost of a small increase in area and power consumption of the clock buffers, but with no additional test cost or impact on the microprocessor performance and in-field operation. Our approach can be applied to the clock system of any high performance chip or microprocessor.

Novel Approach to Clock Fault Testing for High Performance Microprocessors / C. Metra; M. Omaña; TM Mak; S. Tam. - STAMPA. - (2007), pp. 441-446. (Intervento presentato al convegno 25th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems tenutosi a Berkeley, California nel 6-10 May, 2007).

Novel Approach to Clock Fault Testing for High Performance Microprocessors

METRA, CECILIA;OMANA, MARTIN EUGENIO;
2007

Abstract

In this paper we present a novel approach for testing clock faults for high performance microprocessors. Although such faults have been shown to be likely and could compromise delay fault testing, conventional manufacturing test methodology is unable to guarantee their detection. In this paper, we propose a modification to the conventional clock buffers allowing standard manufacturing test to detect the faults. This is achieved at the cost of a small increase in area and power consumption of the clock buffers, but with no additional test cost or impact on the microprocessor performance and in-field operation. Our approach can be applied to the clock system of any high performance chip or microprocessor.
2007
Proceedings of 25th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
441
446
Novel Approach to Clock Fault Testing for High Performance Microprocessors / C. Metra; M. Omaña; TM Mak; S. Tam. - STAMPA. - (2007), pp. 441-446. (Intervento presentato al convegno 25th IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems tenutosi a Berkeley, California nel 6-10 May, 2007).
C. Metra; M. Omaña; TM Mak; S. Tam
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/47682
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 8
  • ???jsp.display-item.citation.isi??? 8
social impact