With the advent of Networks-on-Chip (NoCs), the interest for mesochronous synchronizers is again on the rise due to the intricacies of skew-controlled chip-wide clock tree distribution. Recently proposed schemes agree on a source synchronous design style with some form of ping-pong buffering to counter timing and metastability concerns. However, the integration issues of such synchronizers in a NoC setting are still largely uncovered. Most schemes are in fact placed between communicating switches, thus neglecting the abrupt increase of buffering resources needed at switch input stages. This paper goes a step forward and aims at deep integration of the synchronizer in the switch architecture, thus merging key tasks such as synchronization, buffering and flow control into a unique architecture block. This paper compares the integrated and the loosely coupled solutions from a performance and area viewpoint, while devoting special attention to their robustness with respect to physical design parameters.

Comparing tightly and loosely couplet mesochronous synchronizers in a NoC switch architecture / D. Ludovici; A. Strano; D. Bertozzi; L. Benini; G.N. Gaydadjiev. - STAMPA. - (2009), pp. 244-249. (Intervento presentato al convegno 3rd ACM/IEEE International Symposioum on Networks-on-Chip tenutosi a San Diego, CA nel May 10-13 2009).

Comparing tightly and loosely couplet mesochronous synchronizers in a NoC switch architecture

BERTOZZI, DAVIDE;BENINI, LUCA;
2009

Abstract

With the advent of Networks-on-Chip (NoCs), the interest for mesochronous synchronizers is again on the rise due to the intricacies of skew-controlled chip-wide clock tree distribution. Recently proposed schemes agree on a source synchronous design style with some form of ping-pong buffering to counter timing and metastability concerns. However, the integration issues of such synchronizers in a NoC setting are still largely uncovered. Most schemes are in fact placed between communicating switches, thus neglecting the abrupt increase of buffering resources needed at switch input stages. This paper goes a step forward and aims at deep integration of the synchronizer in the switch architecture, thus merging key tasks such as synchronization, buffering and flow control into a unique architecture block. This paper compares the integrated and the loosely coupled solutions from a performance and area viewpoint, while devoting special attention to their robustness with respect to physical design parameters.
2009
3rd ACM/IEEE International Symposioum on Networks-on-Chip
244
249
Comparing tightly and loosely couplet mesochronous synchronizers in a NoC switch architecture / D. Ludovici; A. Strano; D. Bertozzi; L. Benini; G.N. Gaydadjiev. - STAMPA. - (2009), pp. 244-249. (Intervento presentato al convegno 3rd ACM/IEEE International Symposioum on Networks-on-Chip tenutosi a San Diego, CA nel May 10-13 2009).
D. Ludovici; A. Strano; D. Bertozzi; L. Benini; G.N. Gaydadjiev
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/81222
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 22
  • ???jsp.display-item.citation.isi??? ND
social impact