This paper presents a coarse-grain reconfigurable machine used as a coprocessor to speed up the execution of computationally demanding tasks, which would be too heavy for a generic RISC core stand alone. A VHDL model of the proposed architecture has been created for simulation and implementation. Some common algorithms for signal processing and multimedia applications have been mapped over our design, to benchmark it and compare the results against another existing architecture. Synthesis results indicate that the area occupation and the operating frequency of our design are reasonable, guaranteeing the physical feasibility of our approach. The amount of clock cycles required to perform the considered algorithms on the proposed architecture is far smaller than the one needed by a RISC core alone running the same software, demonstrating the effectiveness of the proposed solution.

A VHDL model and Implementation of a Coarse-Grain Reconfigurable Coprocessor for a RISC Core / C. Brunelli; F. Cinelli; D. Rossi; J. Nurmi. - ELETTRONICO. - (2006), pp. 229-232. (Intervento presentato al convegno Ph. D. Research in Microelectronics and Electronics tenutosi a Otranto nel 11 Sep. 2006) [10.1109/RME.2006.1689938].

A VHDL model and Implementation of a Coarse-Grain Reconfigurable Coprocessor for a RISC Core

ROSSI, DAVIDE;
2006

Abstract

This paper presents a coarse-grain reconfigurable machine used as a coprocessor to speed up the execution of computationally demanding tasks, which would be too heavy for a generic RISC core stand alone. A VHDL model of the proposed architecture has been created for simulation and implementation. Some common algorithms for signal processing and multimedia applications have been mapped over our design, to benchmark it and compare the results against another existing architecture. Synthesis results indicate that the area occupation and the operating frequency of our design are reasonable, guaranteeing the physical feasibility of our approach. The amount of clock cycles required to perform the considered algorithms on the proposed architecture is far smaller than the one needed by a RISC core alone running the same software, demonstrating the effectiveness of the proposed solution.
2006
Ph. D. Research in Microelectronics and Electronics
229
232
A VHDL model and Implementation of a Coarse-Grain Reconfigurable Coprocessor for a RISC Core / C. Brunelli; F. Cinelli; D. Rossi; J. Nurmi. - ELETTRONICO. - (2006), pp. 229-232. (Intervento presentato al convegno Ph. D. Research in Microelectronics and Electronics tenutosi a Otranto nel 11 Sep. 2006) [10.1109/RME.2006.1689938].
C. Brunelli; F. Cinelli; D. Rossi; J. Nurmi
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/115654
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 13
  • ???jsp.display-item.citation.isi??? 10
social impact