



# *Article* **A Temperature-Robust Envelope Detector Receiving OOK-Modulated Signals for Low-Power Applications**

**Alessia Maria Elgani 1,2,\* [,](https://orcid.org/0000-0003-3673-9344) Matteo D'Addato 1,2 [,](https://orcid.org/0000-0003-4230-884X) Luca Perilli 2,3 [,](https://orcid.org/0000-0003-1883-8648) Eleonora Franchi Scarselli 2,[3](https://orcid.org/0000-0001-6994-2088) , Antonio Gnudi 2,3 [,](https://orcid.org/0000-0002-2186-3468) Roberto Canegallo <sup>1</sup> and Giulio Ricotti [1](https://orcid.org/0000-0003-1772-4024)**

- <sup>1</sup> STMicroelectronics, 20864 Agrate Brianza e Cornaredo, Italy; matteo.daddato2@unibo.it (M.D.); roberto.canegallo@st.com (R.C.); giulio.ricotti@st.com (G.R.)
- <sup>2</sup> Advanced Research Center on Electronic Systems "Ercole De Castro" (ARCES), University of Bologna, 40123 Bologna, Italy; luca.perilli@unibo.it (L.P.); eleonora.franchi@unibo.it (E.F.S.); antonio.gnudi@unibo.it (A.G.)
- <sup>3</sup> Department of Electrical, Electronic and Information Engineering "Guglielmo Marconi" (DEI), University of Bologna, 40123 Bologna, Italy
- **\*** Correspondence: alessiamaria.elgani@unibo.it

**Abstract:** This paper presents a passive Envelope Detector (ED) to be used for reception of OOKmodulated signals, such as in Wake-Up Receivers employed within Wireless Sensor Networks, widely used in the IoT. The main goal is implementing a temperature compensation mechanism in order to keep the passive ED input resistance roughly constant over temperature, making it a constant load for the preceding matching network and ultimately keeping the overall receiving chain sensitivity constant over temperature. The proposed ED was designed using STMicroelectronics 90 nm CMOS technology to receive 1 kbps OOK-modulated packets with a 433 MHz carrier frequency and a 0.6 V supply. The use of a block featuring a Proportional-to-Absolute Temperature (PTAT) current yields a 5 dB reduction in sensitivity temperature variation across the −40 °C to 120 °C range. Moreover, two different implementations were compared, one targeting minimal mismatch and the other one targeting minimal area. The minimal area version appears to be better in terms of estimated overall chain sensitivity at all temperatures despite a higher sensitivity spread.

**Keywords:** envelope detector; temperature compensation; ultra-low-power; wake-up receivers (WuRXs)

# **1. Introduction**

Envelope Detectors (EDs) are used in several applications involving an incoming high-frequency amplitude modulated signal whose envelope needs to be extracted.

A usage example for EDs is that of Wake-Up Receivers (WuRXs), widely employed in the Internet of Things (IoT). IoT nodes are organized in subnetworks, the Wireless Sensor and Actuator Networks (WSAN), typically composed of a central node; the gateway, which manages all communication within the network; and several end nodes communicating wireless.

In such nodes, the transceiver is typically the most power-hungry section, and a popular power reduction method is the use of WuRXs. The WuRX is an always-on ultralow-power additional receiver, which can be integrated in end nodes to continuously monitor the channel instead of the main transceiver and activate the rest of the node only when a Wake-Up packet is received from the gateway. This approach allows event-driven, asynchronous communication [\[1](#page-13-0)[–7\]](#page-13-1).

Despite its noise sensitivity, low-power applications mostly use OOK modulation, which is the simplest kind of Amplitude Shift Keying modulation, the digital form of Amplitude Modulation  $[1,8]$  $[1,8]$ . The modulating signal is a square wave: the carrier is present during the transmission of a logic 1, whereas there is no carrier during the transmission of a



**Citation:** Elgani, A.M.; D'Addato, M.; Perilli, L.; Franchi Scarselli, E.; Gnudi, A.; Canegallo, R.; Ricotti, G. A Temperature-Robust Envelope Detector Receiving OOK-Modulated Signals for Low-Power Applications. *Sensors* **2024**, *24*, 6369. [https://](https://doi.org/10.3390/s24196369) [doi.org/10.3390/s24196369](https://doi.org/10.3390/s24196369)

Academic Editor: Jari Nurmi

Received: 26 July 2024 Revised: 17 September 2024 Accepted: 26 September 2024 Published: 30 September 2024



**Copyright:** © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license [\(https://](https://creativecommons.org/licenses/by/4.0/) [creativecommons.org/licenses/by/](https://creativecommons.org/licenses/by/4.0/)  $4.0/$ ).

logic 0. It is frequently employed in communication, such as RF and optical communication, thanks to its simplicity and spectral efficiency.

OOK demodulation is easily carried out by leveraging the second-order non-linearities of MOSFETs in subthreshold, which is also beneficial for low-power operation. Two approaches are available  $[9]$ , the active  $[10,11]$  $[10,11]$  and the passive one  $[12-21]$  $[12-21]$ . Unlike in active EDs, in passive ones, demodulating MOSFETs or off-the-shelf diodes (in the case of discrete-component solutions) are biased with zero current and the RF signal is coupled to MOSFET terminals by capacitances. No static current results in an inherent absence of flicker noise. This directly translates into an enhanced sensitivity, i.e., the minimum input power that can be correctly detected. Yet, a trade-off exists between the propagation delay and the rectification gain [\[1\]](#page-13-0). Then, the demodulation mechanism of passive EDs is heavily dependent on the input RF frequency due to the presence of the coupling and filtering capacitances. Finally, more constraints exist in terms of the maximum input power that can be correctly received than for active EDs (Section [3.4\)](#page-7-0) [\[11\]](#page-13-5).

For optimal communication, ED operation needs to be reliable in all settings, where environmental conditions, such as temperature, may vary widely. Therefore, it is advisable to implement some sort of compensation in order for the ED to be fully functional in every condition. This paper accomplishes this task by adding a nanowatt temperature compensation block to a passive ED for robust operation in case of significant temperature variations. Two different versions are implemented, the first targeting minimal mismatch and the second targeting minimal area, for comparison in terms of room temperature sensitivity and sensitivity spread due to mismatch.

This paper is organized as follows: Section [2](#page-1-0) presents the architectural choices for the passive ED with the Proportional-to-Absolute Temperature (PTAT) compensation block, comparing them with other EDs in the literature. In Section [3,](#page-3-0) the passive ED is thoroughly described, from the basic structure presented in [\[12\]](#page-13-6) to the proposed temperature compensation mechanism and the reasons and consequences for choosing a differential approach. Section [4](#page-8-0) shows the validation of the proposed temperature compensation mechanism as well as the comparison between the two implementations. Finally, Section [5](#page-12-0) concludes the paper.

#### <span id="page-1-0"></span>**2. State-of-the-Art Passive EDs with Temperature Compensation**

As mentioned in the Introduction, the demodulation mechanism leverages the secondorder non-linearities of MOSFETs in subthreshold [\[10\]](#page-13-4). The standard passive ED is a Dickson charge pump composed of diode-connected MOSFETs biased with zero static current and capacitances.

The proposed ED employs the variation presented in [\[12\]](#page-13-6) and shown in Figure [1a](#page-2-0), where voltage  $V_B$  is generated by an additional PTAT block as in Figure [2.](#page-2-1) The impedance seen at the RF input is the parallel connection between a resistance *Rin* and a capacitance  $C_{in}$  and is matched to the antenna impedance by a matching network. The temperature compensation mechanism operates through a dedicated block aiming at temperature dependence reduction for *Rin* so that the temperature dependence of matching network gain  $A_v$  is also minimized. As detailed in Section [3.2,](#page-5-0) this ultimately reduces the temperature dependence of the overall receiving chain sensitivity.

Temperature compensation techniques have already been presented. An alternative approach employing a different additional block was proposed in [\[15\]](#page-14-1). It requires both enhancement and depletion MOSFETs as it leverages the threshold difference between them and demonstrates a reduction in sensitivity temperature dependence over a  $-10$  °C to 50 °C operating temperature range.

Moreover, a structure similar to the one proposed in this paper, employing a PTAT current for the biasing of self-mixer gate terminals, was proposed in [\[16\]](#page-14-2). Yet, a discussion of sensitivity dependence over temperature is missing.

In [\[17\]](#page-14-3), a dedicated block is used to drive diode bulk terminals so as to make their threshold voltage, thus their channel resistance, constant over temperature with the ultimate aim of a constant ED bandwidth. The operating temperature range is −10 ◦C to 40 ◦C.

Ref. [\[18\]](#page-14-4) targets operating temperatures between  $-30\degree$ C and  $70\degree$ C. It focuses on temperature and supply robust voltage and current references, as well as comparator threshold adjustments by means of a capacitive digital-to-analog converter for temperature compensation.

Finally, ref. [\[19\]](#page-14-5) relies on a charge-transfer summation amplifier following the ED for temperature robustness across a −40 ◦C to 85 ◦C operating temperature range.

Table [1](#page-2-2) compares the different implementations addressing sensitivity robustness through a Figure of Merit, which represents the inverse of the mean sensitivity variation across 1 °C ( $(T_{max} - T_{min})/\Delta P_{sens}$ ). As a result, our implementation shows FoM performances aligned with the state-of-the-art [\[18\]](#page-14-4) over a wider temperature range.

|                                                            | This Paper    | $\vert$ 15 | [17]    | $\lceil 18 \rceil$ | $\lceil 19 \rceil$ |
|------------------------------------------------------------|---------------|------------|---------|--------------------|--------------------|
| $P_{sens}$ at 20 °C [dBm]                                  | $-66.1/-68.9$ | $-76.3$    | $-62.5$ | $-72.4$            | $-70.2$            |
| $\Delta P_{sens}$ for $T_{min} \div T_{max}$ [dB]          | 4.6           | 3.9        | 3       | 2.5                | N/A                |
| $T_{min}$ [°C]                                             | $-40$         | $-10$      | $-10$   | $-30$              | $-40$              |
| $T_{max}$ [°C]                                             | 120           | 50         | 40      | 70                 | 85                 |
| $FoM =$<br>$1/(\Delta P_{sens}/(T_{max}-T_{min}))$ [°C/dB] | 34.8          | 15.4       | 16.7    | 40                 | N/A                |

<span id="page-2-2"></span>**Table 1.** Temperature stability comparison table with the state-of-the-art.

<span id="page-2-0"></span>

**Figure 1.** (**a**) Passive ED as in [\[12\]](#page-13-6) and (**b**) estimation of its propagation delay.

<span id="page-2-1"></span>

**Figure 2.** Proposed ED with temperature compensation [\[22\]](#page-14-6).

# <span id="page-3-0"></span>**3. ED and PTAT Block Description**

# <span id="page-3-4"></span>*3.1. ED Model and Receiving Chain Sensitivity Optimization*

For the sake of clarity, this subsection summarizes the features of the employed ED architecture just as in [\[12\]](#page-13-6). Its topology (Figure [1a](#page-2-0)) is a variation of the Dickson charge pump. The following is based on the standard subthreshold current model for the MOSFETbased diodes:

<span id="page-3-5"></span>
$$
I_{DS} = I_S \frac{W}{L} e^{\frac{V_{GS}}{nV_T}} \left( 1 - e^{\frac{-V_{DS}}{V_T}} \right),\tag{1}
$$

where

<span id="page-3-6"></span>
$$
I_S = I_{S0}e^{\frac{-V_{TH}}{nV_T}}\tag{2}
$$

*W*/*L* is the aspect ratio of the MOSFET and *I*<sub>*S*0</sub> is a technological parameter. Assuming an input OOK-modulated signal  $V_{RF,ant}(t) = V_M(t) \cos(\omega t)$ , where  $V_M(t)$  is the envelope signal and is equal to *VM*<sup>0</sup> when a '1' is transmitted and equal to 0 when a '0' is transmitted, the output amplitude is [\[12\]](#page-13-6)

<span id="page-3-2"></span>
$$
V_{ED} = \frac{NV_{M0}^2}{4nV_T},\tag{3}
$$

where *N* is the number of diode stages, *n* is the non-ideality factor of the diodes and *V<sup>T</sup>* is the thermal voltage.

Figure [3](#page-3-1) shows the typical receiving chain of an ultra-low-power system, such as that of a WuRX, excluding the final digitizing element. It is composed of a matching network, ED and baseband amplifier. As mentioned, at RF, the ED can be seen as a load composed of a resistance and a capacitance in parallel, *Rin* and *Cin*, for the preceding matching network. This implies that the matching network is designed based on *Rin* and *Cin* values. The values for *Cgate*, *Cdrain* and *Cgnd* of Figure [2](#page-2-1) are mainly determined by the RF frequency they need to correctly transfer to the internal diode nodes and filter out, respectively. Assuming *Cgate*, *Cdrain* and *Cgnd* to be big enough with respect to the *Cgs* of the diodes and to have negligible parasitics,  $R_{in} = r_{DS}/N$ , where  $r_{DS}$  is the channel resistance of diodes, and  $C_{in} = C'_{in} + C_{pad} = NC_{gs} + C_{pad}$ , where  $C_{pad}$  is the parasitic capacitance of the RF input pad.

The delay introduced by the ED and, thus, its maximum operating bitrate, can be found by applying the open circuit time constant method to the equivalent circuit in Figure [1b](#page-2-0), assuming all capacitances to have the same value. This yields [\[20\]](#page-14-7)

<span id="page-3-3"></span><span id="page-3-1"></span>
$$
\tau \sim Cr_{DS} \frac{N(N+1)}{2} = CR_{in} \frac{N^2(N+1)}{2}.
$$
\n
$$
\frac{R_{\text{N}}}{N} \frac{P_{\text{RF,cont}}}{N \text{etwork}} \frac{V_{\text{RF}}}{C_{\text{lin}}} \frac{V_{\text{RF}}}{\frac{1}{2} \sum_{i=1}^{N} R_{\text{lin}} \frac{V_{\text{ED}}}{N} \frac{V_{\text{ED}}}{N} \frac{V_{\text{OL}}}{N} \frac{V_{\text{OL}}}{N}}}{V_{\text{AL}}}
$$
\n(4)

**Figure 3.** The typical WuRX chain excluding the final digitizing element, as in [\[12\]](#page-13-6).

Therefore, *τ* is almost proportional to the cube of *N*, which results in any increase in *N* having a strong impact on the delay introduced by the circuit.

As mentioned, Figure [3](#page-3-1) shows the typical receiving chain of an ultra-low-power system excluding the final digitizing element. This is useful to estimate the overall chain sensitivity [\[12\]](#page-13-6). The following analysis is carried out assuming the matching condition to be met. First, the input power is  $P_{RF,ant} = V_{RF,ant}^2/2R_S$ , where  $R_S = 50 \Omega$  is the resistance of the source. This implies the voltage amplitude virtually needed within the generator before  $R_S$  is  $V_{AV} = 2V_{RF,ant}$ . The peak-to-peak signal at the output of the matching network is then  $V_{RF} = A_v V_{RF,ant}$ , with  $A_v$  being the matching network gain. Since it is the most practical implementation for the matching network, a commercial component simple LC network such as the one shown in Figure [2](#page-2-1) shall be considered in the following, yielding [\[12\]](#page-13-6)

<span id="page-4-0"></span>
$$
A_v = \sqrt{\frac{R_{in}}{R_S}} / \sqrt{\left(1 + \frac{\omega R_{in} C_{in}}{Q_{ind}}\right)},
$$
\n(5)

where *Qind* is the Q factor of the matching network inductance. Necessary conditions for high *A<sup>v</sup>* are low *Cin* and high *Qind* at the target RF carrier frequency.

The peak-to-peak signal at the output of the ED is  $V_{ED} = (NA_v^2 P_{RF,ant} 2R_S)/(4nV_T)$ from [\(3\)](#page-3-2). Since the diodes have no flicker noise, the noise power at the output of the ED is  $V_{N,ED}^2(f)f_N = 4k_BTNr_{DS}f_N = 4k_BTN^2R_{inf}f_N$ , where  $k_B$  is the Boltzmann constant and  $f_N$ is the ED noise bandwidth, which is ideally equal to bitrate *fS*. Then, the SNR at the ED output is

<span id="page-4-1"></span>
$$
SNR_{ED,o} = \frac{V_{ED}^2}{V_{N,ED}^2(f)f_N} = \frac{A_v^4 P_{RF,ant}^2 R_S^2}{(4nV_T)^2 k_B T R_{in} f_N}.
$$
\n(6)

Thus, the SNR ultimately does not depend on *N*.

The ED is followed by a baseband amplifier with Noise Factor *NF*, which can be expressed as

<span id="page-4-2"></span>
$$
NF = 1 + \frac{N_{amp,o}}{\int G(f)^2 V_{N,ED}^2(f) df'},
$$
\n(7)

where *Namp*,*<sup>o</sup>* is the integrated noise at the amplifier output due to the amplifier itself, *G* is the amplifier voltage gain and  $V_{N,ED}^2$  is as defined previously. Assuming  $SNR_{req}$  to be the minimum required SNR at the output of the baseband amplifier, the overall chain sensitivity can be calculated as

<span id="page-4-3"></span>
$$
P_{SEN} = \sqrt{\frac{SNR_{req}NF(4nV_T)^2k_BTR_{in}f_N}{A_v^4R_S^2}},\tag{8}
$$

where  $A_v$  depends on  $R_{in}$  through [\(5\)](#page-4-0).

This expression as a function of  $R_{in}$  has a minimum [\[12\]](#page-13-6), and the optimum  $\overline{R_{in}}$  must be chosen accordingly in order to optimize chain sensitivity. As mentioned, *SNRED*,*<sup>o</sup>* in [\(6\)](#page-4-1) does not depend on *N*, whereas a big value for *N* is desirable for a small *NF* [\(7\)](#page-4-2), as *NF* directly degrades sensitivity [\(8\)](#page-4-3). This poses a trade off between sensitivity and bitrate, which is closely linked to the propagation delay the ED introduces *τ*, as in [\(4\)](#page-3-3). Moreover, a big value for *N* also results in a high *Cin*, thus degrading *Av*. Therefore, *N* becomes an important design parameter in a complicated trade-off, as it affects *NF*, *Av*, *Rin* and *τ* [\[1\]](#page-13-0).

This leads to the choice of an optimum  $r_{DS}$ ,  $\overline{r_{DS}} = N\overline{R_{in}}$ . Thanks to the possibility of setting the  $V_{GS}$  of the diodes,  $\overline{r_{DS}}$  can be found through the following formula:

<span id="page-4-4"></span>
$$
\overline{r_{DS}} = \frac{1}{\overline{g_{DS}}} = \left[\frac{\partial i_{DS}}{\partial v_{DS}}\right]^{-1} \simeq \frac{V_T}{I_S \left(\frac{W}{L}\right)_{MD}} e^{-\frac{\overline{V_{GS}}}{nV_T}},\tag{9}
$$

given that  $V_{DS} \sim 0$  [\[12\]](#page-13-6) and where *MD* are the diodes.

Ultimately, by setting the appropriate diode  $\overline{V_{GS}}$ , it is possible to set the correct  $R_{in}$  for chain sensitivity optimization. All useful formulas for sensitivity optimization are reported in Table [2.](#page-5-1)



<span id="page-5-1"></span>**Table 2.** Useful formulas for sensitivity optimization—Section [3.1.](#page-3-4)

# <span id="page-5-0"></span>*3.2. Temperature Compensation through the PTAT Block*

Actually,  $P_{SEN}$  as in [\(8\)](#page-4-3) depends on temperature through  $f_N$  as well, which in turn is inversely proportional to the baseband output resistance  $R_{out} = N r_{DS} = N^2 R_{in}$ . Therefore, the integrated noise at the output of the ED becomes

$$
\int V_{N,ED}^2(f)df \propto \frac{4k_B T N^2 R_{in}}{N^2 R_{in}} = 4k_B T,
$$
\n(10)

which is independent of *Rin*.

As for *NF* of the baseband amplifier following the ED, we shall assume the amplifier to be standard, for instance a common-source with an active load, with negligible residual flicker noise and transconductance *gm*, for the sake of simplicity, and to operate in the subthreshold region. Let us also assume the baseband amplifier to have a bandwidth close to bitrate *fS*, which is in turn close to the ED noise bandwidth *fN*. In this case, [\(7\)](#page-4-2) results in

<span id="page-5-3"></span>
$$
NF_{SE} = 1 + \frac{2 \times \frac{4k_B T}{g_m} (g_m R_{out})^2 f_S}{\left(g_m R_{out}\right)^2 \times 4k_B T N^2 R_{in} f_N} = 1 + \frac{2}{g_m N^2 R_{in}},\tag{11}
$$

If *N* or  $g_m$  are big enough, e.g., a 3.3 – µS  $g_m$  is enough for a 2.2-k $\Omega$   $R_{in}$  and  $N = 60$  (see Section [4.2.1\)](#page-10-0), *NF* is close enough to unity at room temperature and its variations with temperature are negligible.

This results in *Av*, as in [\(5\)](#page-4-0), being the only element with a dependence on *Rin* in [\(8\)](#page-4-3). In turn,  $R_{in}$  is a very rapidly varying function of temperature *T* through  $r_{DS}$  as in [\(9\)](#page-4-4), which ultimately results in

$$
P_{SEN} \propto \sqrt{\frac{T^3}{\left(A_v(R_{in}(T))\right)^4}}.\tag{12}
$$

The purpose of the proposed compensation mechanism is to make  $R_{in}$ , and thus  $A_v$ , constant with temperature leaving  $P_{SEN} \propto \sqrt{T^3}$ . No further attempt has been made to cancel this residual temperature dependence. An additional effect is making *f<sup>N</sup>* constant as well.

The following analysis is carried out assuming a small input signal, i.e., close to sensitivity, resulting in source voltages roughly equal to *V<sup>C</sup>* for all diodes. As illustrated in Figure [2,](#page-2-1) the PTAT block generates a  $V_{GS}$  for the diodes so as to make their  $r_{DS}$ , and thus  $R_{in}$ , roughly constant with *T*. This also results in a roughly constant  $A_v$  so that no changes to the matching network are required in case of temperature changes. The compensation mechanism is again based on the standard subthreshold current model for the diodes [\(1\)](#page-3-5), [\(2\)](#page-3-6). The PTAT provides the diodes with the same  $V_{GS}$  as *M*4, i.e.,  $V_{GS} = V_{GS,M4} = V_B - V_C$ . Assuming the diodes to have a small *VDS* and assuming the difference in *VDS* between the diodes and *M*4 not to significantly affect  $V_{TH}$ ,

<span id="page-5-2"></span>
$$
r_{DS} = \frac{V_T}{I_S \left(\frac{W}{L}\right)_{MD}} e^{\frac{-V_{GS}}{nV_T}} = \frac{V_T}{I_S \left(\frac{W}{L}\right)_{MD}} e^{\frac{-V_{GS,MA}}{nV_T}}.
$$
(13)

From [\(1\)](#page-3-5), assuming  $V_{DS,M4} \ge 3V_T$ , the bias current of *M*4 is

<span id="page-6-0"></span>
$$
I_{M4} = I_S \left(\frac{W}{L}\right)_{M4} e^{\frac{V_{GS,M4}}{nV_T}}.
$$
\n(14)

Substituting  $(14)$  in  $(13)$ , and again assuming the difference in  $V_{DS}$  between the diodes and *M*4 not to significantly affect *VTH*,

<span id="page-6-2"></span>
$$
r_{DS} = \frac{V_T}{I_{M4}} \frac{\left(\frac{W}{L}\right)_{M4}}{\left(\frac{W}{L}\right)_{MD}}.\tag{15}
$$

Due to the 1:1 mirror *M*1–*M*2, the bias current of *M*4 is equal to that of *M*3 and is

<span id="page-6-1"></span>
$$
I_{M4} = I_{M3} = \frac{nV_T}{R_{PTAT}} \ln \frac{\left(\frac{W}{L}\right)_{M3}}{\left(\frac{W}{L}\right)_{M4}}.
$$
 (16)

Therefore, combining [\(16\)](#page-6-1) with [\(15\)](#page-6-2), it is possible to prove that

$$
R_{in} = \frac{r_{DS}}{N} = \frac{1}{N} \frac{\left(\frac{W}{L}\right)_{M4}}{\left(\frac{W}{L}\right)_{MD}} \frac{R_{PTAT}}{n \ln \frac{(W/L)_{M3}}{(W/L)_{M4}}},
$$
(17)

which shows that *Rin* is theoretically not a function of *T*. A simple start-up circuit, not shown in Figure [2](#page-2-1) for the sake of simplicity, is also included to push the PTAT block away from its zero-current stable DC operating point and push it to the actual DC operating point it was designed for.

#### *3.3. ED Differential Approach*

The addition of the PTAT block causes its own noise, which includes both thermal and flicker—unlike that of the ED—to propagate through the signal chain. In order to prevent a heavy degradation in the achievable chain sensitivity, a differential approach was chosen: the implemented ED features two identical chains, each of which has *N* diodes, connected to the PTAT cell instead of one, as shown in Figure [2.](#page-2-1) The noise due to the PTAT cell is then seen as common-mode at the output of the ED and, thus, gets canceled out by a subsequent ideal differential amplifier. The differential circuit has an output signal

$$
V_{ED} = \frac{2NV_{M0}^2}{4nV_T},
$$
\t(18)

an input resistance  $R_{in} = r_{DS}/2N$  and an input capacitance  $C_{in} = 2NC_{gs} + C_{pad}$ , which yields the same SNR at the ED output as in the single-ended case. Sample simulated waveforms are shown in Figure [4.](#page-7-1) The envelope of the incoming OOK-modulated signal is extracted with both polarities,  $V_{ED}^+$  by the positive diode chain and  $V_{ED}^-$  by the negative diode chain. The output is then read differentially,  $V_{ED}^{+} - V_{ED}^{-}$ .

Moreover, switching to a differential approach causes no increases in power consumption due to the zero-current biasing of the diodes. Since the two chains work independently, the system does not get slowed down either.

Finally, it shall be proven that the noise factor *NF* of the amplifier is the same when adopting a differential approach as it is in the single-ended case. The same assumptions as those in Section [3.2—](#page-5-0)a standard baseband amplifier, for instance, a common-source with an active load, operating in the subthreshold region with negligible residual flicker noise and transconductance *gm*—are supposed to hold. In the differential case and assuming the comparison to be carried out at total current consumption parity, [\(7\)](#page-4-2) results in

which is the same as in the single-ended case [\(11\)](#page-5-3).

<span id="page-7-1"></span>

**Figure 4.** Sample simulated waveforms in a differential passive ED for *V<sup>M</sup>* = 5 mV. From top to bottom: ED input signal  $V_{RF}$ , ED single-ended outputs  $V_{ED}^+$  and  $V_{ED}^-$ , and ED differential output  $V_{ED}^{+} - V_{ED}^{-}$ .

This shows that no degradation occurs in the overall SNR at the amplifier output by adopting the differential approach.

## <span id="page-7-0"></span>*3.4. Maximum Input Power*

A major drawback of passive EDs is the existence of a typically low maximum input power. This occurs both in single-ended structures employing a positive chain, as  $\hat{V}_{ED}^{+}$ in Figure [5](#page-8-1) shows, and in differential structures, as proven by  $V_{ED}^{+} - V_{ED}^{-}$ . This Figure portrays  $V_{ED}^+$  for  $V_M$  = 5 mV, 15 mV and 30 mV in red, light blue and yellow, respectively, and  $V_{ED}^-$  for  $V_M$  = 5 mV, 15 mV and 30 mV in green, violet and blue, respectively, on top; further, it displays differential output  $V_{ED}^+ - V_{ED}^-$  for  $V_M = 5$  mV, 15 mV and 30 mV in pink, orange and gray, respectively, at the bottom. The yellow trace on top, i.e.,  $V_{ED}^{+}$  for  $V_M$  = 30 mV, demonstrates that the shape of  $V_{ED}^+$  features a delayed transition to '0' when the input power is too high. This issue extends to the differential output signal  $V_{ED}^+ - V_{ED}^$ as depicted by the gray trace at the bottom of the same Figure, as well as to the amplifier and comparator outputs. This is due to the body effect affecting diodes.

Let us consider the positive diode chain in Figure [2.](#page-2-1) All diodes have their body terminal connected to  $V_C$ ; however, when a '1' is being received, their source voltage becomes farther and farther from *VC*, moving along the chain towards the output. This implies a more and more positive  $V_{SB}$  is applied to the diodes moving along the chain, resulting in a higher and higher threshold voltage *VTH*. Actually, the higher the input power, the stronger is this effect. At a certain point, the capacitance discharge occurring at the end of the reception of the '1' becomes so difficult that it takes a non-negligible percentage of the bit-time to complete, resulting in output distortion.

If the differential approach is taken, this effect also concerns the negative diode chain in the opposite way. As a matter of fact, a more and more negative  $V_{SB}$  is applied to the diodes moving along the chain, resulting in a lower and lower threshold voltage *VTH*. When the reception of the '1' ends, capacitance discharge on this side becomes very fast, contributing to differential signal distortion.

<span id="page-8-1"></span>

**Figure 5.** Sample simulated waveforms in a differential passive ED for  $V_M = 5$  mV, 15 mV and 30 mV. From top to bottom: ED single-ended outputs  $V_{ED}^+$  and  $V_{ED}^-$ , ED differential output  $V_{ED}^+ - V_{ED}^-$ . The picture shows ED output distortion due to increased input power.

Possible countermeasures include connecting diode source terminals to their bulk terminals and reducing the number of stages on the fly when the input power is high. The former solution may be very detrimental to sensitivity as it would cause a capacitive divider between *Cdrain* and bulk parasitics in diodes having the RF signal applied to their source. The latter may be risky as well, since the switches to perform the operation may be critical in terms of capacitance, leakage or noise.

#### <span id="page-8-0"></span>**4. Implementation Criteria**

## *4.1. Parameter Optimization*

Detailed study of this ED architecture has shown there are two different sources for loss of signal within the ED with respect to the theoretical value for *VED* [\(3\)](#page-3-2). The first one is MOSFET junction leakage within the diodes, whereas the second one is nonperfect coupling of the input signal *VRF* to the internal gate and drain nodes. These phenomena directly translate into a reduction in the gain of the ED, which was modeled as a multiplication of the theoretical gain by a factor  $k < 1$  independent of N, yielding

<span id="page-8-2"></span>
$$
V_{ED} = \frac{kNV_{M0}^2}{4nV_T} \tag{20}
$$

and ultimately, at room temperature,

$$
P_{SEN} = \sqrt{\frac{SNR_{req}NF(4nV_T)^2k_BTR_{in}f_N}{A_v^4k^2R_S^2}}.
$$
 (21)

The MOSFET type featuring the lower *n* available within the chosen technology has been selected in order to maximize ED output amplitude, as in [\(20\)](#page-8-2). Also, a high resistivity resistor with low temperature coefficient is needed for *RPTAT*. The same holds for *Rbias* if implemented as an actual resistor.

As for capacitors, the choice of type and polarity for *Cgate* and *Cdrain* may have a critical impact on sensitivity. Unless parasitics towards ground are negligible with respect to the nominal capacitance value or are evenly distributed between the two terminals of the capacitors, it is necessary to determine on which side it is best to leave most of the parasitics themselves—towards the RF input or the internal diode nodes. If non-negligible coupling capacitor parasitics are placed towards the RF input, a significant increase in the overall input capacitance of the ED, *Cin*, may occur, ultimately reducing the matching

network gain [\(5\)](#page-4-0). On the other hand, if non-negligible coupling capacitor parasitics are placed towards the internal diode nodes, capacitive dividers may result in a loss of signal at the diode terminals themselves. It is possible to determine which of the two situations is best by simulation. In both our versions, an assessment of this aspect has led us to place most of *Cgate* and *Cdrain* parasitics, which amount to roughly one third of their nominal capacitance value, towards the RF input. Capacitor losses, in particular on *Cgnd*, also need to be assessed.

First, a preliminary design was carried out based on the formulas reported in Section [3.1,](#page-3-4) with an *NF* value close enough to unity in the whole operating temperature range and the following remarks, with reference to Figure [2:](#page-2-1)

- High L in *M*1 and *M*2 for good mirroring.
- High W in *M*1 and *M*2 for low *VGS* to make room for *M*3 and *M*4.
- $(W/L)_{3}$  $\frac{(W/L)_3}{(W/L)_4}$  = 2 and highest possible  $R_{PTAT}$  allowed by the technology considering area occupation to minimize the static current of the PTAT block.
- Lowest possible *Cgnd* for effectively cutting the chosen carrier RF frequency.
- Lowest possible *Cgate* and *Cdrain* for effectively coupling the input signal to the internal diode nodes at the chosen carrier RF frequency.

However, mismatch between the diodes and MOSFET *M*4 may negatively affect temperature compensation precision. Let us assume that a difference  $\Delta V_{TH}$  exists between the average threshold voltage of the diodes  $V_{TH}$  and that of MOSFET  $M4$ ,  $V_{TH,M4}$ , due to mismatch. Since mismatch is random,  $\Delta V_{TH}$  can have both signs. Equation [\(15\)](#page-6-2) then becomes

$$
r_{DS} = \frac{V_T}{I_{M4}} \frac{\left(\frac{W}{L}\right)_{M4}}{\left(\frac{W}{L}\right)_{MD}} e^{\Delta V_{TH}/nV_T},\tag{22}
$$

so the difference between the actual  $r_{DS}$  and the ideal one is

$$
\Delta r_{DS} = r_{DS} - r_{DS, ideal} = r_{DS, ideal} \left( e^{\Delta V_{TH}/nV_T} - 1 \right).
$$
 (23)

The error in  $r_{DS}$  corresponding to a 1- $\sigma$  error in  $V_{TH}$  is then

<span id="page-9-0"></span>
$$
\Delta r_{DS,\sigma} = r_{DS,ideal} \left( e^{\sigma_{V_{TH}}/nV_T} - 1 \right) = r_{DS,ideal} \left( e^{a_0/nV_T \sqrt{W \times L}} - 1 \right), \tag{24}
$$

where  $a_0$  is the well-known Pelgrom coefficient [\[23\]](#page-14-8). Equation [\(24\)](#page-9-0) shows that it is beneficial to increase *W* × *L* to ultimately reduce temperature compensation degradation due to ∆*rDS*,*σ*. This poses a design trade-off between *Cgs*, and thus *Cin*, and ∆*rDS*,*σ*.

Since the equations for  $R_{in} = r_{DS}/2N$  and  $C_{in} = 2NC_{gs} + C_{pad}$  are somewhat ideal, parameter optimization has to be performed based on chain sensitivity optimization and temperature compensation afterwards. As for diode area, a minimal *W* × *L* for the diodes translates into a smaller *Cgs*, which requires smaller *Cgate* and *Cdrain* values at a parity of signal coupling at diode terminals, and thus a smaller *Cin*. This results in a higher *A<sup>v</sup>* gain at  $Q_{ind}$  parity, from [\(5\)](#page-4-0). On the other hand, a non-minimal  $W \times L$  for the diodes is required to increase temperature compensation accuracy [\(24\)](#page-9-0), thus reducing sensitivity spread, even if pad parasitics may significantly contribute to *Cin*.

# *4.2. Two Implemented Versions*

The proposed ED has been designed using an STMicroelectronics 90 nm CMOS technology with a 0.6 V supply voltage to receive 1 kbps OOK-modulated signals with a 433 MHz carrier frequency. Two different versions are provided in order to gain further insight into implementation criteria: version 1 with minimized effects of mismatch on temperature compensation, thus sensitivity, and version 2 with minimized *Cin* and area.

## <span id="page-10-0"></span>4.2.1. Version 1, Minimal Mismatch

This version has been designed with non-minimal diode *W* × *L*. Its calculated optimal *Rin* at room temperature is roughly 10 kΩ. *N* = 60 has been chosen based on the trade-off between an *NF* value close to unity and manageable *Cin* and *τ* values—see Section [3.1.](#page-3-4) The theoretical  $r_{DS}$  = 1.2 M $\Omega$  for each diode stage results from the optimal  $R_{in}$  and the chosen *N*. The actual value is  $r_{DS}$  = 1.1 MΩ. The dimensions of the diodes are  $W = 450$  nm  $\times$  2 and  $L = 450$  nm. The values for the filtering and coupling capacitors are  $C_{gate} = C_{drain} = C_{gnd} = 36$  fF implemented as 1.2-V poly-on-pplus capacitors. The simulated *C* ′ *in* is 1.68 pF. *Rbias* has been implemented as a diode-connected MOSFET with a null *VGS*. According to simulations, factor *k* is roughly 0.75. The dimensions of *M*4 are *W* = 450 nm and *L* = 450 nm, whereas *M*3 has the same dimensions as the diodes,  $R_{PTAT}$  = 3.5 M $\Omega$ . A 100 nA biasing current in the baseband amplifier following the ED, which translates into a 3.3 –  $\mu$ S  $g_m$  in the chosen technology, would yield *NF* = 1.08 in the worst case, namely, for  $R_{in} = 2.2 \text{ k}\Omega$ , i.e., at 120 °C when the PTAT block is not used. This confirms that *NF* can be considered roughly equal to unity when calculating *PSEN*. The PTAT block, start-up included, consumes 6 nW at 20 ◦C, 1.4 nW at −40 ◦C and 12.2 nW at 120 ◦C.

## 4.2.2. Version 2, Minimal Area

This version has been designed with minimal diode *W* × *L*. Its calculated optimal *R*<sub>in</sub> at room temperature is roughly 10 kΩ again with  $N = 60$  diode stages, resulting in a theoretical  $r_{DS} = 1.2$  MΩ and an actual  $r_{DS} = 1.1$  MΩ for each diode. The dimensions of the diodes are  $W = 120$  nm and  $L = 100$  nm. The values for the filtering and coupling capacitors are  $C_{gate} = C_{drain} = C_{gnd} = 13$  fF implemented as 1.2-V poly-on-pplus capacitors. The simulated  $\check{C}'_{in}$  is 0.62 pF.  $R_{bias}$  has been implemented as a diode-connected MOSFET with a null *VGS*. According to simulations, factor *k* is roughly 0.75, around the same as for version 1 since junction losses are lower due to a lower diode area, but non-perfect coupling of the input signal  $V_{RF}$  to the internal gate and drain nodes is more significant due to smaller coupling capacitors. The dimensions of *M*4 are *W* = 450 nm and *L* = 100 nm, whereas those of *M*3 are *W* = 450 nm  $\times$  2, *L* = 100 nm and  $R_{PTAT}$  = 1.4 M $\Omega$ . Again, a 100 nA biasing current in the baseband amplifier following the ED is supposed in order to assume *NF* as roughly equal to unity in all cases. The PTAT block, start-up included, consumes 14 nW at 20 °C, 3.9 nW at  $-40$  °C and 33.8 nW at 120 °C.

#### *4.3. Temperature Compensation Validation*

The aim of this section is the validation of the temperature compensation mechanism, i.e., proving its functionality and the performance benefits its use brings to the ED in terms of reduction in the chain sensitivity temperature variation. This has been carried out using the minimal mismatch version, as in Section [4.2.1.](#page-10-0)

The temperature compensation mechanism proves to be effective in reducing the variations of *Rin*, which is a very rapidly varying function of temperature without the use of the PTAT, as shown in [\(9\)](#page-4-4). Figure [6](#page-11-0) shows the simulated *Rin*: variations are significantly smaller with the use of the PTAT block than without its use. It is important to note that, even with the use of the PTAT block, *Rin* is not completely flat across the operating temperature range, most likely due to the fact that the assumptions used, especially that for which the difference in  $V_{DS}$  between the diodes and *M*4 does not significantly affect  $V_{TH}$ , are not entirely met.

According to [\[12\]](#page-13-6), at the theoretical sensitivity, the SNR at the output of the amplifier is equal to  $SNR_{req} = 4.1$ . With reference to Figure [3,](#page-3-1) the values for  $V_{AV}$  corresponding to the theoretical sensitivity *Vsens* are estimated through simulations. Figure [7](#page-11-1) shows the values for *PRF*,*ant* corresponding to *Vsens* , i.e. *Psens*, when the PTAT block is used and when it is not used. In both cases, *NF* of the subsequent amplifier is considered equal to unity, as mentioned above. The input matching network is a standard LC network with  $Q = 80$  [\[12\]](#page-13-6), whereas  $C_{in}$  is assumed equal to 3 pF, where  $C'_{in} = 1.68$  pF and  $C_{pad}$  is supposed to be

close to 1.3 pF, which is plausible. ED noise bandwidth *f<sup>N</sup>* is around 1 kHz, i.e., around *fS*. When the PTAT block is not used,  $V_B$  and  $V_C$  are set to the values corresponding to those set by the PTAT block at room temperature. Simulations were carried out from −40 ◦C to 120  $\degree$ C and show that the use of the PTAT block has a positive impact on the stability of sensitivity over temperature, actually yielding a 5 dB reduction in sensitivity temperature variation across the operating range, as reported in Figure [7.](#page-11-1) As a matter of fact, the worst impact of the lack of compensation appears to be at high temperatures, most likely due to the fact that, here,  $R_{in}$  without PTAT is lower than its nominal designed value, i.e., at 20  $^{\circ}$ C, drastically reducing *A<sup>v</sup>* as in [\(5\)](#page-4-0). This also explains why sensitivity is affected very little at low temperatures.

<span id="page-11-0"></span>

**Figure 6.** Version 1 simulated *Rin* with and without the use of the PTAT block.

<span id="page-11-1"></span>

**Figure 7.** Version 1 simulated *Psens* with and without the use of the PTAT block.

## *4.4. Implementation Comparison*

A comparison between the two implemented versions is carried out in terms of estimated overall chain sensitivity. Figure [8](#page-12-1) reports the values for *Psens* with the use of the PTAT block employing versions 1 and 2, again assuming pad parasitics to be around 1.3 pF. The nominal sensitivity trend across temperature looks similar in the two cases, but sensitivity is better for version 2, i.e., with minimal diodes, as the corresponding curve is shifted downwards by an amount of 2–3 dBs. We carried out 100-run Monte Carlo simulations of versions 1 and 2 of the ED at 120 $\degree$ C, which for both designs is the worst-case scenario in terms of sensitivity. They demonstrated a 1-*σ* sensitivity spread of 0.44 dB

and 1.09 dB for versions 1 and 2, respectively, indicating the overall superior sensitivity performance of version 2.

<span id="page-12-1"></span>

**Figure 8.** Simulated *Psens* of versions 1 and 2, both with the use of the PTAT block.

Table [3](#page-12-2) summarizes the main results for the two versions.



<span id="page-12-2"></span>**Table 3.** Comparison table between the two implemented versions.

## <span id="page-12-0"></span>**5. Conclusions**

EDs are often used in communication applications, such as in Wake-Up Receivers, which are widely employed in IoT Wireless Sensor Networks. The target of this paper is to develop a passive ED with a temperature compensation mechanism in order to reduce the overall receiving chain sensitivity loss due to temperature changes. This is accomplished by keeping the input resistance of the ED constant with temperature with the aim of making it a constant load for the preceding matching network.

The central idea of the paper has been proven through a design in an STMicroelectronics 90 nm CMOS technology, receiving 1 kbps OOK-modulated packets with a 433 MHz carrier frequency and a 0.6 V supply. The use of the PTAT block yields a 5 dB reduction in sensitivity temperature variation across the −40 ◦C to 120 ◦C range. Moreover, two different implementations were compared, one targeting minimal mismatch and the other one targeting minimal area. The minimal area version appears to be better in terms of estimated overall chain sensitivity at all temperatures, despite a higher sensitivity spread.

**Author Contributions:** "State-of-the-Art Passive EDs with Temperature Compensation", all authors; "ED and PTAT Block Description"–"ED model and receiving chain sensitivity optimization", A.M.E., M.D. and L.P.; "ED and PTAT Block Description"–"Temperature compensation through the PTAT block", all authors; "ED and PTAT Block Description"-"ED differential approach", A.M.E., M.D., L.P., E.F.S. and A.G.; "ED and PTAT Block Description"–"Maximum input power", A.M.E., M.D., L.P., E.F.S. and A.G.; "Implementation Criteria", all authors; "Conclusion", all authors. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research received no external funding.

**Institutional Review Board Statement:** Not applicable.

**Informed Consent Statement:** Not applicable.

**Data Availability Statement:** Data is contained within the article.

**Conflicts of Interest:** Authors Alessia Maria Elgani, Matteo D'Addato, Roberto Canegallo and Giulio Ricotti were employed by the company STMicroelectronics. The remaining authors declare that the research was conducted in the absence of any commercial or financial relationships that could be construed as a potential conflict of interest.

# **Abbreviations**

The following abbreviations are used in this manuscript:



#### **References**

- <span id="page-13-0"></span>1. Mercier, P.; Calhoun, B.; Wang, P.-H.; Dissanayake, A.; Zhang, L.; Hall, D.; Bowers, S. Low-Power RF Wake-Up Receivers: Analysis, Tradeoffs, and Design. *IEEE Open J. Solid-State Circuits Soc.* **2022**, *2*, 144–164. [\[CrossRef\]](http://doi.org/10.1109/OJSSCS.2022.3215099)
- 2. Kandris, D.; Nakas, C.; Vomvas, D.; Koulouras, G. Applications of Wireless Sensor Networks: An Up-to-Date Survey. *Appl. Syst. Innov.* **2020**, *3*, 1. [\[CrossRef\]](http://dx.doi.org/10.3390/asi3010014)
- 3. Pizzotti, M.; Perilli, L.; Del Prete, M.; Fabbri, D.; Canegallo, R.; Dini, M.; Masotti, D.; Costanzo, A.; Franchi Scarselli, E.; Romani, A. A Long-Distance RF-Powered Sensor Node with Adaptive Power Management for IoT Applications. *Sensors* **2017**, *17*, 1732. [\[CrossRef\]](http://dx.doi.org/10.3390/s17081732) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/28788084)
- 4. You, S.; Eshraghian, J.K.; Iu, H.C.; Cho, K. Low-Power Wireless Sensor Network Using Fine-Grain Control of Sensor Module Power Mode. *Sensors* **2021**, *21*, 3198. [\[CrossRef\]](http://dx.doi.org/10.3390/s21093198) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/34064503)
- 5. Perilli, L.; Scarselli, E.F.; La Rosa, R.; Canegallo, R. Wake-Up Radio Impact in Self-Sustainability of Sensor and Actuator Wireless Nodes in Smart Home Applications. In Proceedings of the 2018 Ninth International Green and Sustainable Computing Conference (IGSC), Pittsburgh, PA, USA, 22–24 October 2018.
- 6. Polonelli, T.; Niculescu, V.; Burger, T.; Magno, M. A −79 dBm *µ*-Watt Wake-Up Receiver for Energy Efficient ISM and LoRa Communication. In Proceedings of the 2024 IEEE International Instrumentation and Measurement Technology Conference (I2MTC), Glasgow, UK, 20–23 May 2024.
- <span id="page-13-1"></span>7. D'Addato, M.; Elgani, A.M.; Perilli, L.; Franchi Scarselli, E.; Gnudi, A.; Canegallo, R.; Ricotti, G. A Gated Oscillator Clock and Data Recovery Circuit for Nanowatt Wake-Up and Data Receivers. *Electronics* **2021**, *10*, 780. [\[CrossRef\]](http://dx.doi.org/10.3390/electronics10070780)
- <span id="page-13-2"></span>8. Taris, T.; Kraimia, H.; Belot, D.; Deval, Y. An FSK and OOK Compatible RF Demodulator for Wake Up Receivers. *J. Low Power Electron. Appl.* **2015**, *5*, 274–290. [\[CrossRef\]](http://dx.doi.org/10.3390/jlpea5040274)
- <span id="page-13-3"></span>9. Zaraket, E.; Murad, N.M.; Yazdani, S.S.; Rajaoarisoa, L.; Ravelo, B. An overview on low energy wake-up radio technology: Active and passive circuits associated with MAC and routing protocols. *J. Netw. Comput. Appl.* **2021**, *190*, 103140. [\[CrossRef\]](http://dx.doi.org/10.1016/j.jnca.2021.103140)
- <span id="page-13-4"></span>10. Elgani, A.M.; Renzini, F.; Perilli, L.; Franchi Scarselli, E.; Gnudi, A.; Canegallo, R.; Ricotti, G. A Clockless Temperature-Compensated Nanowatt Analog Front-End for Wake-Up Radios Based on a Band-Pass Envelope Detector. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2020**, *67*, 2612–2624. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2020.2987850)
- <span id="page-13-5"></span>11. Elgani, A.M.; D'Addato, M.; Perilli, L.; Franchi Scarselli, E.; Canegallo, R. Design and Characterization of an Active Low-Pass Envelope Detector for Wake-Up Radio Receivers. In Proceedings of the 2022 17th Conference on Ph.D Research in Microelectronics and Electronics (PRIME), Villasimius, Italy, 12–15 June 2022.
- <span id="page-13-6"></span>12. Mangal, V.; Kinget, P. Sub-nW Wake-Up Receivers With Gate-Biased Self-Mixers and Time-Encoded Signal Processing. *IEEE J. Solid-State Circuits* **2019**, *54*, 3513–3524. [\[CrossRef\]](http://dx.doi.org/10.1109/JSSC.2019.2941010)
- 13. Moody, J.; Bassirian, P.; Roy, A.; Liu, N.; Barker, S.; Calhoun, B.; Bowers, S. Interference Robust Detector-First Near-Zero Power Wake-Up Receiver. *IEEE J. Solid-State Circuits* **2019**, *54*, 2149–2162. [\[CrossRef\]](http://dx.doi.org/10.1109/JSSC.2019.2912710)
- 14. Dissanayake, A.; Moody, J.; Bishop, H.; Truesdell, D.; Muhlbauer, H.; Lu, R.; Gao, A.; Gong, S.; Calhoun, B.; Bowers, S. A −108 dBm Sensitivity, −28 dB SIR, 130 nW to 41 µW, Digitally Reconfigurable Bit-Level Duty-Cycled Wakeup and Data Receiver. In Proceedings of the 2020 IEEE Custom Integrated Circuits Conference (CICC), Boston, MA, USA, 22–25 March 2020.
- <span id="page-14-1"></span>15. Liu, L.; Xie, S.; Liao, X.; Qin, Z.; Wang, J. A 0.3-V, −75.8-dBm Temperature-Robust Differential Wake-Up Receiver for WSNs. *Sensors* **2022**, *22*, 20593–20602. [\[CrossRef\]](http://dx.doi.org/10.1109/JSEN.2022.3205063)
- <span id="page-14-2"></span>16. Mangal, V.; Kinget, P. An ultra-low-power wake-up receiver with voltage-multiplying self-mixer and interferer-enhanced sensitivity. In Proceedings of the 2017 IEEE Custom Integrated Circuits Conference (CICC), Austin, TX, USA, 30 April–3 May 2017.
- <span id="page-14-3"></span>17. Jiang, H.; Wang, P.-H.; Gao, L.; Pochet, C.; Rebeiz, G.; Hall, D.; Mercier, P. A 22.3-nW, 4.55 cm2 Temperature-Robust Wake-Up Receiver Achieving a Sensitivity of −69.5 dBm at 9 GHz. *IEEE J. Solid-State Circuits* **2020**, *55*, 1530–1541. [\[CrossRef\]](http://dx.doi.org/10.1109/JSSC.2019.2948812)
- <span id="page-14-4"></span>18. Shen, X.; Duvvuri, D.; Bassirian, P.; Bishop, H.; Liu, X.; Dissanayake, A.; Zhang, Y.; Blalock, T.; Calhoun, B.; Bowers, S. A 184-nW, −78.3-dBm Sensitivity Antenna-Coupled Supply, Temperature, and Interference-Robust Wake-Up Receiver at 4.9 GHz. *IEEE Trans. Microw. Theory Tech.* **2022**, *70*, 744–757. [\[CrossRef\]](http://dx.doi.org/10.1109/TMTT.2021.3127550)
- <span id="page-14-5"></span>19. Huang, K.-K.; Brown, J.; Collins, N.; Sawyer, R.; Yahya, F.; Wang, A.; Roberts, N.; Calhoun, B.; Wentzloff, D. A Fully Integrated 2.7 µW −70.2 dBm-Sensitivity Wake-Up Receiver with Charge-Domain Analog Front-End, −16.5 dB-SIR, FEC and Cryptographic Checksum. In Proceedings of the 2021 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 13–22 February 2021.
- <span id="page-14-7"></span>20. Liao, X.; Xie, S.; Xu, J.; Liu, L. A 0.4 V, 6.4 nW, −75 dBm Sensitivity Fully Differential Wake-Up Receiver for WSNs Applications. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2022**, *69*, 2794–2804. [\[CrossRef\]](http://dx.doi.org/10.1109/TCSI.2022.3163801)
- <span id="page-14-0"></span>21. Fromm, R.; Kanoun, O.; Derbel, F. An Improved Wake-Up Receiver Based on the Optimization of Low-Frequency Pattern Matchers. *Sensors* **2023**, *23*, 19. [\[CrossRef\]](http://dx.doi.org/10.3390/s23198188) [\[PubMed\]](http://www.ncbi.nlm.nih.gov/pubmed/37837021)
- <span id="page-14-6"></span>22. D'Addato, M.; Elgani, A.M.; Perilli, L.; Franchi Scarselli, E.; Gnudi, A.; Canegallo R.; Ricotti G. A 54.8-nW, 256-bit Codeword Temperature-Robust Wake-Up Receiver minimizing False Wake-Ups for Ultra-Low-Power IoT Systems. In Proceedings of the 2022 IEEE International Conference on Electronics, Circuits and Systems (ICECS), Glasgow, UK, 24–26 October 2022.
- <span id="page-14-8"></span>23. Pelgrom, M.J.M.; Duinmaijer, A.C.J.; Welbers, A.P.G. Matching properties of MOS transistors. *IEEE J. Solid-State Circuits* **1989**, *24*, 1433–1439. [\[CrossRef\]](http://dx.doi.org/10.1109/JSSC.1989.572629)

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.