A CMOS RF-Powered Tag with Sensing and Localization Capabilities

This is the final peer-reviewed author's accepted manuscript (postprint) of the following publication:

Published Version:

Availability:
This version is available at: https://hdl.handle.net/11585/657222 since: 2019-01-24

Published:
DOI: http://doi.org/10.1109/CAMAD.2018.8514974

Terms of use:
Some rights reserved. The terms and conditions for the reuse of this version of the manuscript are specified in the publishing policy. For all terms of use and more information see the publisher's website.

This item was downloaded from IRIS Università di Bologna (https://cris.unibo.it/).
When citing, please refer to the published version.

(Article begins on next page)
A CMOS RF-Powered Tag with Sensing and Localization Capabilities

Cinzia Tamburini, Matteo Pizzotti, Michele Dini, Marco Crescentini, Marco Tartagni, Aldo Romani
Advanced Research Center on Electronic Systems
University of Bologna
Cesena, Italy

Federico Alimenti, Marco Virili, Paolo Mezzanotte,
Luca Roselli
Department of Engineering
University of Perugia
Perugia, Italy

Abstract—This paper presents a battery-less CMOS integrated RF tag with sensing and localization capabilities. In order to allow tag addressing, communication, and localization by external readers, the IC performs a back-scattering modulation of a sequence of received UWB pulses according to specific spreading codes. For this purpose a UWB RF switch is designed and connected to the UWB antenna. The adoption of backscattering is integral to achieve ultra-low power wireless communication. The use of quasi-orthogonal spreading codes allows communication and localization with multiple tags at the same time. The IC includes a low-power sensing interface suitable for internal temperature sensing or external capacitive sensors. The power required for operation is scavenged from an UHF signal and converted by means of an internal RF rectifier and of a dynamically reconfigurable charge pump circuit. An on-chip micropower oscillator clocks a digital control circuit. The circuit is implemented in a 0.18 µm CMOS process. The architecture of the IC and preliminary test results are disclosed.

Keywords—backscattering, charge pump, CMOS, energy harvesting, low-power oscillators, RFID, UWB localization, sensors

I. INTRODUCTION

A vast consent is developing around the vision of imminent and pervasive deployment of sensing nodes [1]. Sensors are expected to gather and transmit many and different types of data. A relevant contribution is expected in the field of energy efficiency and in the reduction of peak consumption from energy networks: scientific literature has demonstrated that informed users and more efficient in energy usage, with an estimated decrease of 9% [2] even without price incentives. However, in order to fully benefit of this technology, it is essential to devise strategies for seamless installation and powering of sensing nodes. As the use of batteries or of dedicated electric lines may be time-consuming for replacement and installation, new paradigms of RF-powered sensor nodes are emerging [3]. Sensors are powered and read on-demand by the users. Moreover, the localization of sensing nodes in space along with the possibility of embedded sensing through cheap tags, represents an extremely appealing feature in future logistics, biomedical applications, surveillance, indoor navigation systems. Several localization techniques are currently available [4]. Among them, those exploiting short UWB radio pulses and based on time-of-arrival measurements have the potential of discriminating positions with accuracies in the order of few cm even in harsh conditions [5] due to the intrinsic fine delay resolution of UWB signals. The use of CMOS integrated circuits [7] achieves notable performance in terms of operating distance of sensor tags.

This paper describes the design of a battery-less CMOS micropower implementation of a sensor tag embedding RF energy harvesting capabilities, a temperature sensor, a generic capacitive sensing interface, and a localization sub-system. The structure of the paper is the following: Section II introduces the architecture of the integrated circuits and provides an overview of the internal blocks; Section III provides figures of merit and a preliminary characterization of the IC performed on individual blocks.

II. IC ARCHITECTURE

The block diagram of the proposed IC is reported in Fig. 1. The RF sub-circuits integrate an UHF RF front-end that includes a rectifier for energy harvesting (EH) purposes and an ASK demodulator for synchronization with external readers, as well as an UWB switch for backscattering communication. The power management section (PwrMgmt) implements an inductor-less DC/DC converter based on a reconfigurable charge-pump and an ultra-low-voltage low dropout regulator, with the purpose of generating a stable supply voltage from the output of the UHF rectifier. The analog front-end integrates an ultra-low power oscillator and a sensing interface for

---

This research has received funding from the Italian Ministry of University and Research through the national PRIN project GRETA (2010WHY5PR) and from the ECSEL JU under grant agreement No. 737434. This JU receives support from the European Union’s H2020 research and innovation programme and Germany, Slovakia, Netherlands, Spain, Italy.
tags. As shown in Fig. 3, protocols for UWB communications, since a CDMA source.

 temperature and external capacitances. Digital control includes:

a UWB switch gate drive, the logic for controlling backscattering according to the chosen spreading code, a SPI interface for interacting with external components, a read-only memory containing 8 pseudo random 1024-bit sequences to realize quasi-orthogonal spreading codes.

In the envisaged applications, nodes are placed in the environment and powered by radiating a dedicated UHF signal (RF shower), in a way similar to RFID tags, when the user desires reading sensor data (Fig. 2). Concerning tag communication and localization, multiple reference nodes, or readers, transmit UWB radio signals and monitor the corresponding waveforms backscattered by mobile tags. UWB backscattering has significantly looser power requirements than active RF transmission. A comprehensive theoretical description of the adopted architecture, protocols and signals for communication and localization is reported in [8]–[10]. To summarize, the reference nodes sample and process in a coordinated fashion backscattered UWB signals, extract the data transmitted by tags by means of their orthogonal codes, and compute the current tag position by means of time-of-arrival or time difference-of-arrival measurements. In order to fully take advantage of this technology, power consumption of the tag must be carefully minimized in order to guarantee operating distances of at least several meters from the RF source.

The proposed architecture does not require anti-collision protocols for UWB communications, since a CDMA-based scheme allows every reader to access simultaneously multiple tags. As shown in Fig. 3, when tags are fully powered by a UHF shower, a reader sends a synchronization signal on the UHF channel at time $t = t_{\text{START}}$ by modulating its amplitude, and starts emitting a sequence of UWB pulses, with a repetition period $T_P$. At this stage, as a response to the synchronization signal, every tag activates its internal UWB backscatter modulator, which updates its state every $N_b$ pulses and generates a reflected signal based on an individual unique spreading code. The backscattered signal has two antipodal configurations +1 and −1, which are obtained by applying an open or a short circuit condition to the UWB antenna. The spreading sequence is composed of $N_b$ symbols. Since all spreading codes are quasi-orthogonal, the reader can recover every individual backscattered signal. Besides being used by readers for time-of-arrival measurements, the UWB backscattered signal is also used for data communications from tag to readers: a bit is transmitted by backscattering a regular or an inverted full spreading sequence. The total interrogation time for localizing the tag and transmitting $N_{\text{BIT}}$ bits is $T_{\text{INT}} = N_{\text{BIT}} N_b T_P$. 

Fig. 3. Reference waveforms of UWB communication and localization. At time $t = t_{\text{START}}$, Synchronization is sent by the UHF transmitter. $N_b$ is the number of pulses per chip, $N_c$ the length of the spreading sequence, $T_{\text{INT}}$ the total tag interrogation time, $N_{\text{TR}}$ the number of transmitted bits. The spreading sequence used in the figure is {−1, +1, −1, ..., +1}.

In order to extract the current tag position, multiple reference nodes sample and process in a coordinated fashion backscattered UWB signals, and computes the current tag position by means of time-of-arrival or time difference-of-arrival measurements. In order to fully take advantage of this technology, power consumption of the tag must be carefully minimized in order to guarantee operating distances of at least several meters from the RF source.

Fig. 4 illustrates the rectifier and the ASK demodulator circuitry. The rectifier is designed to harvest power from an UHF antenna implemented on paper substrate [9]. It exploits a 2-cell voltage multiplier architecture based on low threshold voltage transistors (LVT) in a diode configuration. Metal-Insulator-Metal (MIM) capacitors (2 pF) and MOSFET capacitors (3 pF) were adopted as DC blocks on the RF side and as charge storage on the DC side, respectively. The simulated RF input impedance of the rectifier is approximately 100 - 300 Ω for an available input power of -10dBm.

The ASK demodulator extracts the synchronization signal sent through the UHF link by the reader to align the respective clocks and to instruct tags to start the backscattering sequence. The demodulator shares the same RF input with the EH rectifier and is composed of an envelope detector and a threshold comparator. The envelope detector is based on a 2-cell voltage multiplier with diode-connected LVTs. However, here two RC low-pass filters are connected at the output of the first and of the second cell. These filters have different time constants and are used to extract the envelope signal (output of the second cell, low time constant) and the average signal level (output of the first cell, high time constant); the latter acts as a reference level. These two signals are then fed into
the threshold comparator working as an output pulse shaper. The nominal comparator threshold is around 25 mV with 150 nA current biasing, whereas its nominal sensitivity is -27 dBm, corresponding to an RF input voltage of about 150 mV. The overall power consumption of the ASK demodulator is about 200 nW (worst case simulations).

![Block diagram of the charge pump.](image)

**Fig. 2.** Block diagram of the charge pump.

**B. Start Up and Power Management**

The block diagram of the charge pump is shown in Fig. 5. The DC-DC converter includes a voltage bias generator, a block for the clock generation, and a block that dynamically modulates the number of the active stages of the charge-pump based on the received power, in order to better track the maximum power point. When a configuration bit DynEN is high, and the value of the voltage exceeds 1.67V (dynamically triggered), the number of the active stages of the charge pump switches from 6 to 4. The charge pump is driven by a local oscillator generating two non-overlapping clock signals running at a 556 kHz frequency when the input voltage is 400 mV. In the PwrMgmt section, a low drop-out regulator (LDO) providing a VDD = 1 V supply is included. A Start-Up circuit distributes the on-chip supply voltage when the output voltage VSTORE of the charge pump exceeds 1.69V and a start condition is received either from the UHF front-end (RFStart) or from an external signal (ExtStart). On these conditions, a reset signal is also generated in order for internal voltages to settle to a stable condition. The structure and interactions of these blocks are reported in Fig. 6.

![Block diagram of LDO and StartUp circuit.](image)

**Fig. 3.** Block diagram of LDO and StartUp circuit.

![Transistor-level schematic and layout of the backscatter modulator.](image)

**Fig. 4.** Transistor-level schematic and layout of the backscatter modulator. Vm is the control voltage.

**C. Backscattering modulator and UWB switch**

The backscattering modulator is shown in Fig. 7 and is composed of a CMOS inverter acting as a driver and an UWB switch performing the modulation by acting as an open or short circuit load for the UWB antenna, referred to as +1 or -1 configurations, respectively. The switch is based on a very simple MOSFET operating in off and on (triode region) states. The circuit operates in the frequency band between 3.1 and 4.8 GHz and the transistor has been sized considering an antenna impedance of 50Ω. The source inductor Ls adjusts to 180° the phase difference between the two modulator states. LS consists of a 1.5 turns spiral with a diameter of 126 µm and was designed by following the procedure reported in [10]. The simulated energy required by the backscattering modulator is around 0.96 pJ per bit in the low-to-high transition and about 0.25 pJ per bit in the high-to-low transition.

**D. Digital Control**

Besides controlling the UWB switch, the digital part is in charge of: (i) controlling all the interactions between all the subsystems of the ASIC, (ii) providing synchronization and hand-shaking, (iii) managing spreading codes and transmission of sensor data either through the UWB or the wired SPI interface. A read-only memory stores predefined pseudo-random Gold sequences that can be selected and used by the backscatter modulator. The allowed configurations include the choice between: 3 pseudo-random 1024-bit Gold sequences, 1 pseudo-random 128-bit sequence, or 4 periodic sequences alternating {+1, -1} configurations at different rates. Every tag should be associated with a unique spreading code, according to the adopted CDMA architecture. With a 1 MHz clock, the lowest power consumption of roughly 2 µW is achieved with the simplest \{512×(+1), 512×(-1)\} periodic sequence applied to the UWB switch. Using 1024-bit pseudo-random Gold sequences requires 13 µW.

**E. Ultra-low power oscillator**

The IC integrates a low-power, 1-MHz, relaxation oscillator generating the clock signal for the digital section (Fig. 8a). A constant DC current is injected into a polysilicon capacitor so as to create a ramp-up voltage \(V_{DC}\). This voltage is compared against a dynamic threshold \(T(V_R)\) to generate a 10 ns pulse when \(V_{DC}<T(V_R)\). This pulse forces the discharge to ground of the oscillator capacitor C, and then the ramp-up starts again. The architecture also implements a voltage averaging feedback that dynamically changes the threshold \(T(V_R)\) so as to desensitize the oscillating frequency to circuit non-idealities [7]. An external clock can also alternatively be used for testing purposes. Simulated figures of merit are:
function of the RF available power at the input. An input frequency of 900 MHz by measuring the output voltage as a network (L=33nH, C=3pF). The results are obtained with a 10kΩ output load and using an external matching network.

Fig. 7. Measured and simulated performance of the EH rectifier: output voltage (top) and conversion efficiency (bottom) versus the input power. The measured voltage at the output of the charge pump, as well as the measured efficiency (\(P_{\text{OUT}}/P_{\text{IN}}\)), are reported in Fig. 12 as a function of the rectified voltage \(V_{\text{RECT}}\). In this test, dynamic configuration of the number of the active stages of the charge pump was disabled. 

The EH rectifier performance was determined at a frequency of 900 MHz by measuring the output voltage as a function of the RF available power at the input. An input matching network was designed in order to improve the power transfer between an external RF generator and the chip. The measured output rectified voltage (with 10 kΩ output load) and the conversion efficiency are shown in Fig. 10. As expected, the circuit is able to provide a voltage greater than 500 mV with a RF input power equal to -10 dBm. In these conditions, the conversion efficiency is around 30%.

In order to characterize the ASK demodulator, the 900 MHz input carrier was modulated with a 1 kHz square wave (modulation index 90%). Simulations and measurements show that the minimum detectable variation in input signal amplitude is 120 mV.

Fig. 8 Measured and simulated reflection coefficients of the backscattering modulator. Open Circuit (OC) state: \(V_{\text{IN}}=0\)V, MOSFET off. Short Circuit (SC) state: \(V_{\text{IN}}=1\)V, MOSFET in triode region

The last test of the RF section concerned the reflection coefficients of the backscattering modulator. The measurements were performed with a Vector Network Analyzer (Anritsu MS4623B) after de-embedding the main parasitics, at both PCB- and package-level. The obtained results are reported in Fig. 11 showing the operation of the modulator.

In order to test the charge pump, a supply voltage ranging from 300 mV to 1 V was used to feed its input. A parallel circuit composed of a 100 nF capacitor and a variable resistor, was connected to the output port of the charge pump in order to estimate the available output power in different conditions. Measured voltages at the output of the charge pump, as well as the measured efficiency (\(P_{\text{OUT}}/P_{\text{IN}}\)), are reported in Fig. 12 as a function of the rectified voltage \(V_{\text{RECT}}\). In this test, dynamic configuration of the number of the active stages of the charge pump was disabled. 

Concerning the digital control and the backscatter modulator, tests confirm the application of the correct
configurations of the UWB switch. More specifically, it was observed that the produced bit stream corresponds to the selected pseudo-random sequence, which is managed with proper timings and inverted when required.

![Delay between pulse events](image)

For simplicity purposes, the sensing read-out interface was tested only against external capacitive sensors. A 1.52-nF capacitor was used as reference impedance while the capacitive sensor was emulated by using different capacitors of values ranging from 760 pF to 1.862 nF. Fig. 13 shows the results of single measurements on the different sensed capacitors. The standard deviations resulting from repetitions of the above measurements are lower than 25\(\mu\)s.

V. CONCLUSIONS

The developed IC has a very limited area, and the preliminary characterization results make it a suitable candidate for implementing battery-less RF-powered sensor tags. The additional feature of UWB localization grants additional application opportunities. The architecture is compatible with external capacitive sensors, and an internal temperature sensor is included. Concerning the application to ubiquitous power metering, such architecture is complementary to contact-less Hall current sensors for achieving seamless installation in existing electric systems and appliances without additional wiring. Users might power the system by radiating RF and, when the system has collected sufficient energy, request a current measurement. The strict power budgets imposed by RF power transmission make such system suitable for single measurements rather than for continuous monitoring of electric appliances, which is still sufficient for increasing power-awareness of users and reducing energy consumption.

REFERENCES


