

# ARCHIVIO ISTITUZIONALE DELLA RICERCA

# Alma Mater Studiorum Università di Bologna Archivio istituzionale della ricerca

PULP-HD: Accelerating brain-inspired high-dimensional computing on a parallel ultra-low power platform

This is the final peer-reviewed author's accepted manuscript (postprint) of the following publication:

Published Version:

PULP-HD: Accelerating brain-inspired high-dimensional computing on a parallel ultra-low power platform / Fabio Montagna, Abbas Rahimi, Simone Benatti, Davide Rossi, Luca Benini. - ELETTRONICO. - (2018), pp. 58.3.1-58.3.6. (Intervento presentato al convegno 55th Annual Design Automation Conference, DAC 2018 tenutosi a San Francisco, CA - USA nel JUN 24-28, 2018) [10.1145/3195970.3196096].

This version is available at: https://hdl.handle.net/11585/647800 since: 2018-10-26

Published:

DOI: http://doi.org/10.1145/3195970.3196096

Terms of use:

Some rights reserved. The terms and conditions for the reuse of this version of the manuscript are specified in the publishing policy. For all terms of use and more information see the publisher's website.

(Article begins on next page)

This item was downloaded from IRIS Università di Bologna (https://cris.unibo.it/). When citing, please refer to the published version. This is the post peer-review accepted manuscript of:

F. Montagna, A. Rahimi, S. Benatti, D. Rossi, and L. Benini, "PULP-HD: Accelerating Brain-Inspired High-Dimensional Computing on a Parallel Ultra-Low Power Platform" 2018 55th Annual Design Automation Conference (DAC), San Francisco, California, 2018, p. 111. doi: 10.1145/3195970.3196096

The published version is available online at: https://doi.org/10.1145/3195970.3196096

© 2018 Association for Computing Machinery. Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

# PULP-HD: Accelerating Brain-Inspired High-Dimensional Computing on a Parallel Ultra-Low Power Platform

Fabio Montagna<sup>†</sup>, Abbas Rahimi<sup>‡</sup>\*, Simone Benatti<sup>†</sup>, Davide Rossi<sup>†</sup>\*, and Luca Benini<sup>†</sup>\*

<sup>†</sup>University of Bologna, <sup>‡</sup>UC Berkeley, <sup>\*</sup>ETH Zurich

{fabio.montagna, simone.benatti, davide.rossi}@unibo.it, {abbas, lbenini}@iis.ee.ethz.ch

## ABSTRACT

Computing with high-dimensional (HD) vectors, also referred to as hypervectors, is a brain-inspired alternative to computing with scalars. Key properties of HD computing include a well-defined set of arithmetic operations on hypervectors, generality, scalability, robustness, fast learning, and ubiquitous parallel operations. HD computing is about manipulating and comparing large patternsbinary hypervectors with 10,000 dimensions-making its efficient realization on minimalistic ultra-low-power platforms challenging. This paper describes HD computing's acceleration and its optimization of memory accesses and operations on a silicon prototype of the PULPv3 4-core platform (1.5 mm<sup>2</sup>, 2 mW), surpassing the stateof-the-art classification accuracy (on average 92.4%) with simultaneous 3.7× end-to-end speed-up and 2× energy saving compared to its single-core execution. We further explore the scalability of our accelerator by increasing the number of inputs and classification window on a new generation of the PULP architecture featuring bitmanipulation instruction extensions and larger number of 8 cores. These together enable a near ideal speed-up of 18.4× compared to the single-core PULPv3.

# **1** INTRODUCTION

The brain's circuits are massive in terms of numbers of neurons and synapses, suggesting that large circuits are fundamental to the brain's computing [7, 9, 16]. High-dimensional (HD) computing, aka hyperdimensional computing [9], is based on the understanding that brains compute with patterns of neural activity that are not readily associated with numbers. In fact, the brain's ability to calculate with numbers is feeble. However, by virtue of the large size of brain's circuits, we can model neural activity patterns in points of a highdimensional space, that is, with hypervectors. When dimensionality is in the thousands (e.g., 10,000-D), the term "hyperdimensional" is used [9]. Hypervectors are also holographic and (pseudo)random with independent and identically distributed (i.i.d.) components. Such hypervectors can be mathematically manipulated to not only classify but also to make associations, form hierarchies, and perform other types of cognitive computations [9]. Key properties of HD computing include generality, scalability, a well-defined set of arithmetic operations on hypervectors, ubiquitous parallel operations, robustness, and graceful degradation making it possible to develop efficient nanoscalable learning machines [20].

HD computing is a complete computational paradigm that is easily applied to various learning problems, e.g., analogical processing [16], language recognitions [11, 12], and speech recognition [22]. HD computing has also been used for multimodal data fusion and prediction, including categorization of body physical activities from several heterogeneous sensors [23], predicting behavior of mobiledevice users (e.g., media player prediction) [24], and reactive robot learning [14]. More recently, HD computing has shown promise in biosignal processing and classification of raw electromyography (EMG) [19] as well as electroencephalography (EEG) [21] data with minimal information: e.g., in the absence of domain expert knowledge and using smaller training datasets, without affecting the robustness of classification.

At its very core, HD computing is about manipulating and comparing large patterns stored in memory. Its mathematical operations allow a high degree of parallelism by needing to communicate with only a local component or its immediate neighbors. Other operations such as distance computation can be performed in a distributed fashion. However, there has been no silicon proof yet to assess the advantages of HD computing for a large extensive application. Hence, we target accelerating HD computing on a parallel ultra-low power (PULP) platform [17] which exploits nearthreshold operation coupled with parallel execution over multiple cores. The architecture is described in detail in [25]. This paper makes the following contributions:

• We present an accelerator for all operations of HD computing and optimize their memory accesses on a PULP platform. We target a silicon prototype of the PULP platform featuring 4 cores operating at 0.5 V, fabricated in 28 nm FD-SOI technology aka PULPv3 [26]. To the best of our knowledge, this is the first realization of an accelerated HD computing on an embedded platform with tight resources (1.5 mm<sup>2</sup>, 2 mW) fabricated in the standard silicon-based technology. We efficiently represent the components of binary hypervectors to unsigned integer arrays and carefully optimize their layout in L1/L2 memory; this enables double buffering for efficient data transfer and naturally exploits data level parallelism with bitwise and distributed operations. These optimizations construct a universal accelerator for all applications of HD computing that are described using the open multiprocessing (OpenMP) directives. This paper shows an example of using this accelerator in the EMGbased hand gesture recognition for a highly energy-efficient and wearable form-factor system.

• Our accelerator preserves the semantic of HD computing by avoiding any lossy optimization on binary hypervectors, and its classification accuracy (on average 92.4%) matches the golden MATLAB model<sup>1</sup>. This classification accuracy already surpasses the state-of-the-art support vector machines (SVMs) [3]. We demonstrate that HD computing is computationally affordable on a mW platform, and highly amenable for perfect parallel execution: PULPv3 with 4 cores achieves 3.7× end-to-end speed-up and 2× energy saving compared to its single core execution.

• We further investigate how acceleration of HD computing can benefit on a new generation of the PULP featuring RISC-V based processors (called Wolf) extended for energy-efficient digital signal processing [6] such as bit-manipulation instructions. This instruction extension together with a larger number of 8 cores achieves 18.4× speed-up compared to the single-core PULPv3. We also evaluate the scalability of our accelerator by increasing the number of input channels and larger temporal windows of classification.

<sup>&</sup>lt;sup>1</sup>MATLAB code, C code for ARM Cortex M4 and our accelerator are open access at https://github.com/fabio-montagna/PULP-HD

We observe that HD computing scales very well, and the savings linearly benefit from a large number of cores paving the way for the development of future HD-centric accelerators.

#### 2 BACKGROUND

In this section, we first provide background in HD computing, and describe the main modules of an HD computing-based classifier. Then, we describe in details the PULP platform that is used for acceleration of the HD classifier.

### 2.1 High-dimensional (HD) Computing

Computing with 10,000-bit words takes us into the realm of very high-dimensional spaces and vectors. There exist a huge number of different, nearly orthogonal hypervectors with the dimensionality in the thousands [7, 9]. This lets us combine two such hypervectors into a new hypervector using well-defined vector space operations, while keeping the information of the two with high probability. The binary hypervectors are initially taken from a 10,000-D space and have an equal number of randomly placed 1s and 0s, i.e.,  $\{0, 1\}^D$  [8]. The number of places at which two binary hypervectors differ is called the Hamming distance and it provides a measure of *similarity* between hypervectors.

HD computing uses three operations: multiplication, addition, and permutation (MAP). The addition of binary hypervectors [A + B + ...] is defined as the componentwise majority with ties broken at random. The multiplication is defined as the componentwise XOR ( $\oplus$ ), and permutation ( $\rho$ ) shuffles the components, e.g., 1-bit rotation. All these MAP operations produce a D-bit hypervector. The usefulness of HD computing comes from the nature of the operations. Specifically, the addition produces a hypervector that is *similar* to the input hypervectors, whereas multiplication produces a *dissimilar* hypervector. Hence, the addition is useful for binding two hypervectors. The permutation also generates a dissimilar pseudo-orthogonal hypervector that is good for storing a sequence. The multiplication and permutation are invertible.

2.1.1 Modules of HD Classifier. In the following, we describe three main modules for classification using HD computing. First, an item memory (IM) maps all symbols in the system to the HD space. In a typical biosignal processing system, the names of channels (or electrodes) are the basic symbols for mapping. The IM assigns a random hypervectors (with i.i.d. components) to every channel's name, i.e.,  $E_1 \perp E_2 \ldots \perp E_i$ . Besides the discrete symbols, the system has analog values (e.g., the signal levels of channels) for mapping. To map these analog values, the notion of IM is further extended to a continuous item memory (CIM) [19]. In the continuous vector space of CIM, orthogonal endpoint hypervectors are generated for the minimum and maximum signal levels. For instance, when the channel i produces a maximum signal level at time t and the minimum signal level at t + k, the corresponding generated hypervectors by CIM are orthogonal, i.e.,  $V_i^t \perp V_i^{t+k}$ . The hypervectors for intermediate levels are then generated by linear interpolation between these endpoints and are prestored in the CIM [19, 21]. The IM and CIM stay fixed throughout the computation, and they serve as seeds from which further representations are made.

Second, the seed hypervectors are encoded by the MAP operations to represent the event of interest for classification. For instance, a *spatial* encoder can represent a set of all channel-value pairs at timestamp t into a binary hypervector ( $S^t$ ). To this end, the multiplication is used to bind each channel to its signal level, and to form the set all these bound hypervectors are bundled by the addition, i.e.,  $S^t = [(E_1 \oplus V_1^t) + ... + (E_i \oplus V_i^t)]$ . The generated binary hypervector  $(S^t)$  only captures the spatial information for a given time-aligned samples of channels. However, in many applications *temporal* information is of concern as well. A temporal encoder can capture the relevant temporal information by using the permutation and multiplication that together form an N-gram hypervector from a sequence of N hypervectors . Hence, a sequence of N spatial hypervectors at consecutive timestamps are encoded into an N-gram hypervector:  $S^t \oplus \rho^1 S^{t+1} \oplus \rho^2 S^{t+2} \oplus ... \oplus \rho^{n-1} S^{t+n-1}$ where  $\rho^k$  is a rotation over k positions of the hypervector. Some biosignal processing applications such as EEG-based brain-machine interfaces may require a large temporal window as large as N-gram of 29 [21].

Finally, for a given class, across all its trials, the corresponding N-gram hypervectors are added to produce a binary *prototype* hypervector. During training, the prototype hypervectors are stored in an associative memory (AM) as the *learned* patterns. During classification, in an identical way to prototypes, a *query* hypervector is generated from unseen inputs. The AM compares the query hypervectors to all learned prototype hypervectors, and returns the label of the one that has the minimum Hamming distance. Since these three modules are commonly used across various applications of HD computing [19–21], we target their acceleration tasks.

#### 2.2 Parallel Ultra-Low Power (PULP) Platform

The PULPv3 SoC used is in work exploits a software programmable, 4 processors cluster architecture operating in near-threshold (0.7 V-0.5 V), fabricated in 28 nm FD-SOI technology [26]. The processors used in the cluster are based on an optimized implementation of the open-source OpenRISC instruction set architecture (ISA) which share 48 kB of multi-banked tightly coupled data memory (TCDM) acting as software-managed L1 scratchpad memory. The 64 kB offcluster L2 memory can be accessed by a tightly coupled direct memory access (DMA) optimized for low power through the 64-bit AXI4 interconnect, which guarantees high L1 to L2 communication bandwidth (i.e., up to 32 Gbit/s at 500 MHz).

The cluster and the rest of the SoC (which includes L2 memory and peripherals) reside in two clock and power domains controlled by frequency-locked loops (FLLs), and external voltage regulators [18]. Hence, voltage and frequency can be scaled according to the performance requirements of the applications. The SoC features a standard peripheral set which includes SPI, QSPI, UART, I2C, I2S to connect to external commercial devices such as analog to digital converters (ADC). PULPv3 relies on OpenMP v3.0, as the de facto standard parallel programming model, that operates on top of GCC 4.9 toolchain. The OpenMP implementation is based on a highly optimized bare-metal library to exclude an operating system that would otherwise introduce huge software overheads not suitable for ultra-low-power parallel accelerators.

## 3 ACCELERATING HD COMPUTING ON PULP

This section describes the acceleration of the HD Computing on the PULP platform. To reduce the computational requirements, we first pack a binary hypervector in an array of conventional data type. We directly map 32 consecutive binary components of a hypervector to an unsigned integer variable with 32 bits. In this way, a binary hypervectors, with 10,000 randomly placed 1s and 0s, can be losslessly represented with 313 unsigned integers. This leads to a significant reduction of the memory accesses. Moreover,



Figure 1: Parallel processing chain of HD computing. The number of cores *n* varies from 1 to 8 depending on the target architecture. Empty boxes indicate no memory usage.

having hypervectors united in 32 bits unsigned integers paves the way to aggressive code optimizations for the MAP operations, using simple componentwise majority, XOR, and shift operations.

Fig. 1 illustrates the processing chain of HD computing that is composed by three main kernels: mapping to the HD space and spatial encoder, temporal encoder, and AM for classification. Each kernel of the processing chain is parallelized separately using an optimized version of the OpenMP directives to efficiently distribute the workload over multiple cores.

The input EMG signals are acquired through a 16-bits ADC [2] and casted to the 32-bit floating-point representation. The preprocessing block includes power line interference removal and envelope extraction. This preprocessing block is not executed on the PULP platform, hence we exclude it from our parallel processing chain. The first kernel of our processing chain maps the EMG samples to the HD space, and performs spatial encoding among the channels. To map the four samples (see Fig. 1) to the internal HD representation, we use the CIM with a fixed number of levels, e.g., 22 linear levels are suitable for the EMG task where the amplitude of signal typically ranges from 0 to 21 mV. A set of 22 hypervectors corresponding to each of these levels are generated offline and prestored in the CIM. The CIM utilizes a simple quantization step in which every sample is rounded to the closest integer level. Besides, the 4 EMG channels are also mapped to corresponding hypervectors on the IM with 4 orthogonal hypervectors. In this kernel, parallelization is performed at data level.

After mapping to the HD space, the workload is equally distributed among the cores, giving to each core a portion of the hypervectors on which the required encoding operations are performed. In this way, the cores execute first the componentwise XOR operation from the outputs of CIM and IM, and then the componentwise majority to create the spatial hypervector in parallel. In Fig. 2 (right), a code snippet of the spatial encoder kernel is presented to show how OpenMP directives are used for the parallelization of the entire processing chain. In Section 5, we demonstrate that this kernel shows an high level of scalability on large number of cores, achieving a nearly ideal speed-up.

The spatial hypervector (1x313), which goes as input in the temporal encoder, is stored directly in the L1 memory to avoid useless accesses to the high latency memory (L2) and requires 2 kB of memory. Instead, the CIM (22x313 matrix, 27 kB) and IM (4x313 matrix, 5 kB) are stored in the L2 memory. By applying a double buffering policy via DMA, data are moved from high latency memory (L2) to L1 memory while the cores are processing the data already available in L1. In this way, data transfers and processing phases can be superimposed improving the performance and the energy efficiency of the system.

As mentioned in the Section 2.1.1, in the case of N-grams greater than one, after the spatial encoder, the temporal encoder is executed.



# Figure 2: Illustration of how built-ins (p.extractu, p.insert, p.cnt) are used in the spatial encoder (left). A code snippet to show how parallelism is achieved through OpenMP directives in the entire processing chain (right).

In this kernel, a sequence of N spatial hypervectors are encoded and combined through a componentwise XOR operation after shifting them by one position as permutation. The output of this kernel is the N-gram hypervector that requires 2 kB (stored the in L1 memory), and serves as the input of the AM kernel.

The last part of the processing chain is the AM kernel. The AM matrix is composed by the prototype hypervectors associated to each classes, derived from the learning session performed off-line. Nevertheless, the AM matrix can be continuously updated for online learning. The Hamming distances are calculated between the query hypervector and all of hypervectors contained in the AM matrix. This kernel is parallelized at data level as well: the hypervectors are equally distributed among the cores to perform componentwise XOR between the components of the query and the components of the AM, and count the number of mismatches as distances. The AM (5x313) matrix requires 7 kB and is allocated in the L2 memory. Here as well, the data are efficiently transferred from the L2 to L1 memory through the double buffering via the DMA. The total memory requirements for the EMG application, considering 10,000-D hypervectors is around 50 kB, perfectly matching the storage capabilities of the PULPv3 SoC.

#### 4 EXPERIMENTAL SETUP AND RESULTS

We evaluate our accelerator on an EMG dataset acquired from five subjects [19]. The EMG signals are sampled at 500 Hz from four channels placed on the forearm of the subjects. The dataset includes four common hand gestures: closed hand, open hand, 2finger pinch, and point index. It also includes the rest position between subsequent gestures. The gesture are three second long and each one is repeated 10 times.

#### 4.1 Comparison with SVM on ARM Cortex M4

In literature, the most used algorithms for EMG gesture recognition are support vector machine (SVMs), linear discriminant analysis (LDA) and k-nearest neighbor (KNN). As shown in [15], through these techniques, SVM yields the highest accuracy. Hence, we first show a comparison between classification accuracy of HD computing and the state-of-the-art SVM [3]. Then, we measure performance and power consumption of specialized serial versions of these two algorithms on a commercial embedded ARM Cortex M4, featuring the most commonly used ISA in the low-power embedded domain.

As the first step, we implement and validate these two algorithms on MATLAB to establish a golden model to follow. We use an identical setup for both algorithms as presented in [19]; the model training is done per subject and off-line using 25% of the dataset, while the entire dataset is used for testing. The mean classification Table 1: Comparison of HD computing (200-D) versus SVM at iso-accuracy on ARM Cortex M4. The results refer to a 10 ms detection latency.

|              | ARM Cortex M4 |             |  |  |  |  |
|--------------|---------------|-------------|--|--|--|--|
| Kernel       | Cycles(k)     | Accuracy(%) |  |  |  |  |
| HD COMPUTING | 12.35         | 90.70       |  |  |  |  |
| SVM          | 25.10         | 89.60       |  |  |  |  |

accuracy of gestures among five subjects is 89.6% with SVM, and 92.4% with the HD classifier. More importantly, the HD classifier exhibits a graceful degradation with lower dimensionality, or faulty components, allowing a trade-off between the application's accuracy and the available hardware resources in a platform [19, 20]. We can exploit this graceful degradation capability by reducing the dimensionality of hypervectors that eases the execution on the commercial ARM Cortex M4. To do so, we perform simulations by reducing the dimensionality from 10,000 to 100. The HD classifier closely maintains its accuracy when its dimensionality is reduced from 10,000 to 200, but beyond this point the accuracy is dropped significantly. Therefore, for this experiment, we fix its dimension to 200-D showing a mean accuracy of 90.7%, slightly higher than the SVM. This tuning allows compacting a hypervector to seven unsigned integers, and linearly reduces the number of operations of the HD classifier with no significant impact on its accuracy (i.e., iso-accuracy with SVM).

On the other hand, the SVM does not support such a flexibility. A trained model of SVM is composed by a number of support vectors (SVs). This parameter is not determined a priori, and can vary due to several factors such as the scaling of the data, the kernel function, and the level of tolerable miss-classification. Obviously, all this variability requires time to find the best configuration that leads to the smallest number of SVs maintaining the highest accuracy. Hence, a different number of SVs and the dimension of input feature vectors (i.e., the number of channels) induce substantial differences in performance. For this exploration, the dimension of the SVs is fixed to four as the number of input channels, while the number of SVs varies significantly across the model of five subjects, and finally is chosen to be 55 as the smallest among the subjects. This is in sharp contrast to the HD classifier since there is no variability in its model size after choosing its parameters: the dimension of the hypervectors, the N-gram size, and the number of input channels. Table 1 summarizes the performance and accuracy results derived from the serial execution of the two algorithms on the ARM Cortex M4. The CIM, IM, and AM matrices of the HD classifier, and the SVs and coefficients matrices of the SVM, as the trained models, are loaded into the ARM Cortex M4 for testing. For SVM, a fixedpoint approach is used to avoid all the computation needed to be executed in the floating-point. It is already demonstrated [13] that this approach leads to best performance preserving the accuracy. As shown, the HD classifier achieves  $\approx 2 \times$  faster execution and lower power at iso-accuracy compared to the SVM on the ARM Cortex M4. This is due to the fact that HD classifier mostly uses basic componentwise operations on the hypervectors. In the following, we show how HD classifier can further benefit from our accelerator.

### 4.2 HD computing on PULPv3 versus ARM Cortex M4

Table 2 shows the performance and power measurements of the HD computing on the PULPv3 prototype [26] in different operating conditions, and compares it with the ARM Cortex M4, benchmarked on

Table 2: Detailed power (P) comparison of HD algorithm on the ARM Cortex M4 and PULPv3 based on number of cycles (CYC) and frequency (FREQ). The results refer to a 10 ms detection latency.

|                     | CYC<br>[k] | FREQ<br>[MHz] | FLL P<br>[mW] | SOC P<br>[mW] | CLUSTER P<br>[mW] | TOT. P<br>[mW] | P BOOST<br>[×] |
|---------------------|------------|---------------|---------------|---------------|-------------------|----------------|----------------|
| HD COMPUTING        |            |               |               |               |                   |                |                |
| ARM CORTEX M4@1.85V | 439        | 43.90         | -             | 20.83         | N.A.              | 20.83          | -              |
| PULPv3 1 CORE@0.7V  | 533        | 53.30         | 1.45          | 0.87          | 1.90              | 4.22           | 4.9            |
| PULPv3 4 CORES@0.7V | 143        | 14.30         | 1.45          | 0.23          | 0.88              | 2.56           | 8.1            |
| PULPv3 4 CORES@0.5V | 143        | 14.30         | 1.45          | 0.23          | 0.42              | 2.10           | 9.9            |

an STM32F4-DISCOVERY board. In this experiment we use 10,000-D to retain to the best accuracy of 92.4%, and accordingly configure the clock frequency of the processors to achieve a detection latency of 10 ms [3, 4, 10].

The second column of Table 2 shows that with respect to the single-core PULPv3, the ARM Cortex M4 can operate at a lower frequency for the target detection latency, exploiting some optimized instructions that speed up the execution, namely load and shift and load 32-bit immediate. The key features of the PULPv3 SoC exploited in this work are performance-tunable near-threshold computing and parallelism. The 4.9× power gap between the ARM Cortex M4 and the single-core PULPv3 power at 0.7 V is partially given by the technology gap (i.e., 90 nm vs. 28 nm), but also by the cluster architecture and its implementation strategy optimized for energy-efficient operation [26]. Significant energy boost can be achieved through parallel computing over the 4 cores of the cluster. This allows to fully exploit the parallel compute power of the cluster and to reduce the operating frequency of the system by 3.72× (almost ideal speed-up over 4 cores), which saves significant power, leading to 8.1× power reduction with respect to the ARM Cortex M4, at the operating voltage of 0.7V. Finally we exploit the process and temperature compensation capabilities of the SoC to enable aggressive voltage scaling, still reaching the target operating frequency of 14.3 MHz [26]. This key feature of the PULPv3 SoC allows to scale the voltage of the cluster down to 0.5 V, improving energy efficiency and leading to a power reduction of about one order of magnitude  $(9.9\times)$  with respect to the ARM Cortex M4.

It should be noted that the clock generation subsystem of PULPv3, composed of 2 frequency locked loops (FLL), is not optimized for low-power operation, featuring a reference frequency of 40 MHz and a power consumption of 1,45 mW. This block forms a bottle-neck for energy efficiency at low voltage, dominating the overall power of the system. Replacing this block with a new generation FLL optimized for low-power [1] would reduce the clock generation power by 4× leading to a further 2× reduction of system power, and boosting energy efficiency by  $\approx 20 \times$  with respect to the ARM Cortex M4. This result motivates us to assess the accelerator with larger workloads, and devise further architectural optimizations.

## 5 IMPROVED ACCELERATOR AND SCALABILITY

This section describes how the performance of HD computing can be optimized on a new generation PULP platform (Wolf) featuring an optimized cluster architecture [5] and RISC-V processors enhanced with ISA extensions targeting energy efficient digital signal processing [6]. We also show how our accelerator allows to increase the workload of the processing chain without exceeding a 10 ms detection latency, which is an order of magnitude lower than state-of-the-art systems [3, 4, 10].

Table 3: Performance of accelerated HD computing on PULPv3 versus Wolf. Results refer to the execution with built-in, 10,000-D, N=1; Cyc, ld, sp stand for cycles, load, and speed-up (sp wrt PULPv3 1 core).

|              | PULPv3<br>1 core |        | PULPv3<br>4 cores |       | Wolf<br>1 core |       | Wolf<br>1 core built-in |       | Wolf<br>8 cores built-in |        |       |
|--------------|------------------|--------|-------------------|-------|----------------|-------|-------------------------|-------|--------------------------|--------|-------|
| Kernel       | cyc(k)           | ld(%)  | cyc(k)            | sp(×) | cyc(k)         | sp(×) | cyc(k)                  | sp(×) | cyc(k)                   | ld(%)  | sp(×) |
| MAP+ENCODERS | 492              | 92.30  | 129               | 3.81  | 401            | 1.23  | 176                     | 2.80  | 25                       | 86.21  | 19.68 |
| AM           | 41               | 7.70   | 14                | 2.93  | 33             | 1.24  | 12                      | 3.42  | 4                        | 13.79  | 10.25 |
| TOTAL        | 533              | 100.00 | 143               | 3.73  | 434            | 1.23  | 188                     | 2.84  | 29                       | 100.00 | 18.38 |

# 5.1 HD Computing on Wolf

With respect to the PULPv3 architecture, the main architectural improvement of the Wolf cluster include a better scalability (up to 8 processors), an hardware synchronization mechanism which allows to significantly reduce the programming overheads of the OpenMP runtime, fully exploiting the intrinsic parallelism of applications, and an enhanced processor extending the RISC-V ISA with advanced arithmetic operations, that can be inserted in optimized C code adopting built-in functions [6]. The flavor of the dedicated instructions that can be exploited in HD computing mainly include those accelerating *for* loops and bit manipulation instructions. Indeed, in the processing chain of HD, there are several operations where single bits need to be read/inserted from/into 32-bit words, and where the number of 1's in a 32-bit word needs to be counted.

The bit manipulation instructions used to optimize the performance of the application are p.extractu, p.insert and p.cnt. The first and the second built-ins, p.extractu and p.insert, are used respectively to read and set the value assumed by a given bit in an unsigned 32-bit integer variable in a register. The last one, p.cnt, is so-called popcount and gives the number of bits set to 1 in a word. The builtins *p.extractu* and *p.insert* are used to further optimize the spacial encoder kernel. In this part of the processing chain after binding each channel to its signal level in the HD space, a componentwise majority is needed to be applied on these bound hypervectors to produce the spatial hypervector, i.e.,  $S^t = [(E_1 \oplus V_1^t) + ... + (E_i \oplus V_i^t)].$ As shown in Fig. 2 (left), the componentwise majority operation needs to extract *i* components of these hypervectors (i.e., bit-by-bit) and to count the number of bits that are set to 1 for the majority voting. If the number of channels (i) is even, one random but reproducible hypervector is generated, by componentwise XOR between two bound hypervectors, for the majority to break the ties at random. For instance, with four channels, we use five bound hypervectors for the majority, and extract and insert five bits (one bit from every hypervector) in an unsigned integer. Then, we use the *popcount* (*p.cnt*) to decide whether the number of bits that are set to 1 is higher than the number of bits that are set to 0. If it holds, we set the related bit (i.e., the same component) to 1 in the spatial hypervector.

The *popcount* is used in the AM kernel as well. Here, the Hamming distances between the query hypervector and the prototype hypervectors stored in the AM matrix are computed. To do that, the *popcount* is applied to all variables that compose the hypervectors after the componentwise XOR operation between the query and the prototype hypervectors. Table 3 shows that 1.23× speed-up is achieved by migrating from the single-core PULPv3 to the single-core Wolf architecture with a general-purpose ANSI-C code, thanks to the optimized RISC-V ISA and compiler. Further 2.3x speedup can be achieved on the Wolf SoC thanks to the support of the specialized instruction extensions that are included in the C code as built-ins (2.8× wrt single-core PULPv3).

Moreover, our accelerator linearly benefits from larger number of cores that are available in Wolf. Table 3 also summarizes the



Figure 3: Exploring the dimension of the hypervectors with different large N-grams on Wolf 8 cores with built-in.

execution time in clock cycles of the HD Computing using various number of cores in PULPv3 and Wolf. When a larger number of cores is used, a conspicuous reduction in the execution time is achieved. These results show that the accelerator can scale perfectly among multiple cores (up to 8 cores). In fact, a speed-up of  $3.7 \times$  is obtained by moving execution from single-core to 4 cores on PULPv3, while the implementation on the Wolf cluster gains  $6.5 \times$  speedup, scaling from single-core to 8 cores. The map and encoding kernels present nearly ideal speed-ups, while the AM kernel tends to saturate the improvement. The main reason is that the computational load is small and the OpenMP runtime overhead increasingly degrades the parallel performance. Despite this, the impact on the total gain is negligible.

As shown in Table 3, the single-core and 8-core Wolf are around  $2.8 \times$  and  $18.4 \times$  faster compared to the single-core PULPv3. These excellent improvements in our accelerator is achieved as a cumulative results of the better ISA, compiler, as well as the built-in extensions on the 8-core Wolf cluster. In the single-core PULPv3, the map and encoding kernels require 92.30% of the overall execution, while the AM kernel takes the remaining computational load (7.70%). In the 8-core Wolf execution with built-in this gap decreases as a result of the saturation in speed-up due to the OpenMP runtime overhead. Hereafter, the exploration and scalability analysis are done on the Wolf.

#### 5.2 Accelerator Scalability

The earlier results presented in Section 4 focused on the EMG task with a small number of four channels and an N-gram size of one. However, as we mentioned, for more complex tasks such as EEG classification, a larger number of channels and wider temporal window (i.e., larger N-gram size) are required [21]. Therefore, we assess the scalability of our accelerator by extensively increasing the number of channels up to 256, the N-gram size up to 10 and the dimension of hypervectors up to 10000, showing that the accelerator can be tailored for other type of applications. The dimensionality is related to capacity of hypervectors. Increasing the dimensionality of the hypervectors creates higher capacity for handling more complex tasks, and leads to an overall increase in the number of operations in the processing chain. Fig. 3 demonstrates that increasing the dimension of the hypervectors, for every N-gram size, corresponds to a linear growth of the execution time in terms of number of clock cycles. Hereinafter, the dimension of the hypervectors are fixed to 10,000-D to explore the capability of the accelerator with higher computational requirements for complex tasks. We also evaluate how increasing the size of N-gram from 1 to 10 affects the performance of our accelerator, and how this workload scales



Figure 4: Performance of accelerated HD computing with large N-grams when executing on multiple cores on Wolf with built-in and 10,000-D.



Figure 5: Performance and memory footprint of accelerated HD computing with increased number of channels on 8 cores Wolf with built-in and 10,000-D.

among different cores. Fig. 4 demonstrates that the accelerator is able to scale such excessive workload perfectly among the cores.

As shown in Fig. 5, ranging the number of channels from 4 to 256, the clock cycles increases linearly with the number of channels, and our accelerator meets the latency constraint. We should note that the commercial ARM Cortex M4 could not handle such a workload for HD computing: it cannot meet the 10 ms latency constraint when the number of channels is larger than 16. Moreover, a linear increase in the number of channels induces only a linear growth of the the memory footprint (Fig. 5, red line) to store and allocate all the matrices for the HD computing. This is a superb property of HD computing as the memory footprint has a considerable impact on the design of the embedded ultra-low power architectures.

#### 6 CONCLUSION

This work presents accelerating HD computing on the PULP platform with optimized operations and memory accesses. We show its application on the EMG hand gesture classification that surpasses the state-of-the-art SVM accuracy. For the end-to-end execution of classification, our accelerator in PULPv3 achieves 3.7× speed-up and 2× energy saving compared to its single-core execution; it also achieves 9.9× energy saving compared to the ARM Cortex M4. We further evaluate our accelerator in Wolf that demonstrates nearly ideal speed-up by exploiting bit-manipulation ISA extensions and larger cores: Wolf with single core and 8 cores achieves 2.8× and 18.4× faster execution compared to the single-core PULPv3. Moreover, we show that increasing the number of input channels to 256, and the length of temporal window to 10 (i.e., the N-gram size) poses only a linear growth in the execution time and the memory footprint that are efficiently handled by our accelerator without exceeding the 10 ms detection latency requirement.

#### ACKNOWLEDGMENT

This work was supported by the European project EuroCPS (grant n. 644090), the ETH Zurich Postdoctoral Fellowship and the Marie Curie Actions for People COFUND programs.

#### REFERENCES

- D. Bellasi et al. 2017. A wide tuning-range ADFLL for mW-SoCs with ditheringenhanced accuracy in 65 nm CMOS. In 2017 IEEE International Symposium on Circuits and Systems (ISCAS). 1–4. https://doi.org/10.1109/ISCAS.2017.8050284
- [2] S. Benatti et al. 2015. A Versatile Embedded Platform for EMG Acquisition and Gesture Recognition. *IEEE Transactions on Biomedical Circuits and Systems* 9, 5 (Oct 2015), 620–630. https://doi.org/10.1109/TBCAS.2015.2476555
- [3] Simone Benatti et al. 2017. A Prosthetic Hand Body Area Controller Based on Efficient Pattern Recognition Control Strategies. Sensors 17, 4 (2017), 869.
- [4] J. U. Chu et al. 2006. A Real-Time EMG Pattern Recognition System Based on Linear-Nonlinear Feature Projection for a Multifunction Myoelectric Hand. *IEEE Transactions on Biomedical Engineering* 53, 11 (Nov 2006), 2232–2239.
- [5] F. Conti et al. 2017. An IoT Endpoint System-on-Chip for Secure and Energy-Efficient Near-Sensor Analytics. *IEEE Transactions on Circuits and Systems I: Regular Papers* 64, 9 (Sept 2017), 2481–2494.
- [6] Michael Gautschi et al. 2017. Near-Threshold RISC-V Core With DSP Extensions for Scalable IoT Endpoint Devices. IEEE Transactions on Very Large Scale Integration (VLSI) Systems (2017).
- [7] Pentti Kanerva. 1988. Sparse Distributed Memory. MIT Press, USA.
- [8] Pentti Kanerva. 1996. Binary Spatter-Coding of ordered K-tuples. In ICANN'96, Proceedings of the International Conference on Artificial Neural Networks (Lecture Notes in Computer Science), (Ed.), Vol. 1112. Springer, 869–873.
- [9] Pentti Kanerva. 2009. Hyperdimensional Computing: An Introduction to Computing in Distributed Representation with High-Dimensional Random Vectors. *Cognitive Computation* 1, 2 (2009), 139–159.
- [10] Mahdi Khezri and Mehran Jahed. 2007. Real-time intelligent pattern recognition algorithm for surface EMG signals. *Biomedical engineering online* 6, 1 (2007), 45.
- [11] H. Li et al. 2016. Hyperdimensional computing with 3D VRRAM in-memory kernels: Device-architecture co-design for energy-efficient, error-resilient language recognition. In 2016 IEEE International Electron Devices Meeting (IEDM). 16.1.1–16.1.4. https://doi.org/10.1109/IEDM.2016.7838428
- [12] H. Li et al. 2017. Resistive RAM-Centric Computing: Design and Modeling Methodology. IEEE Transactions on Circuits and Systems I (Sept 2017).
- [13] F. Montagna et al. 2017. Flexible, Scalable and Energy Efficient Bio-Signals Processing on the PULP Platform: A Case Study on Seizure Detection. *JLPEA* (2017).
- [14] Peer Neubert et al. 2016. Learning Vector Symbolic Architectures for Reactive Robot Behaviours. In IROS 2016.
- [15] Mohammadreza Asghari Oskoei et al. 2008. Support vector machine-based classification scheme for myoelectric control applied to upper limb. *IEEE transactions* on biomedical engineering 55, 8 (2008), 1956–1965.
- [16] T.A. Plate. 1995. Holographic reduced representations. IEEE Transactions on Neural Networks 6, 3 (1995), 623–641.
- [17] PULP: Parallel Ultra-Low-Power Platform. 2018. (2018). www.pulp-platform.org
  [18] A. Pullini et al. 2017. A Dual Processor Energy-Efficient Platform with Multi-core
- Accelerator for Smart Sensing. Springer International Publishing, Cham, 29–40.
  [19] Abbas Rahimi et al. 2016. Hyperdimensional Biosignal Processing: A Case Study for EMG-based Hand Gesture Recognition. In *IEEE International Conference on Rebooting Computing*.
- [20] A. Rahimi et al. 2017. High-Dimensional Computing as a Nanoscalable Paradigm. IEEE Transactions on Circuits and Systems I: Regular Papers (2017).
- [21] Abbas Rahimi et al. 2017. Hyperdimensional Computing for Noninvasive Brain– Computer Interfaces: Blind and One-Shot Classification of EEG Error-Related Potentials. *BICT* (2017).
- [22] O. Rasanen. 2015. Generating Hyperdimensional Distributed Representations from Continuous Valued Multivariate Sensory Input. In Proceedings of the 37th Annual Meeting of the Cognitive Science Society. 1943–1948.
- [23] O. Rasanen et al. 2014. Modeling Dependencies in Multiple Parallel Data Streams with Hyperdimensional Computing. *IEEE Signal Processing Letters* (2014).
   [24] O. Rasanen and J. Saarinen. 2015. Sequence Prediction With Sparse Distributed
- [24] O. Rasanen and J. Saarinen. 2015. Sequence Prediction With Sparse Distributed Hyperdimensional Coding Applied to the Analysis of Mobile Phone Use Patterns. IEEE Transactions on Neural Networks and Learning Systems PP, 99 (2015), 1–12.
- [25] D. Rossi et al. 2015. PULP: A parallel ultra low power platform for next generation IoT applications. In *Hot Chips 27 Symposium (HCS), 2015.* IEEE, 1–39.
- [26] D. Rossi et al. 2017. A Self-Aware Architecture for PVT Compensation and Power Nap in Near Threshold Processors. *IEEE Design Test* 34, 6 (Dec 2017), 46–53.