Emerging TSV-based 3D integration technologies have shown great promise to overcome scalability limitations in 2D designs by stacking multiple memory dies on top of a many-core die. Application software developers need programming models and tools to fully exploit the potential of vertically stacked memory. In this work, we focus on efficient data mapping for SPMD parallel applications on an explicitly managed 3D-stacked memory hierarchy, which requires placement of data across multiple vertical memory stacks to be carefully optimized. We propose a programming framework with compiler support that enables array partitioning. Partitions are mapped to the 3D-stacked memory on top of the processor that mostly accesses it to take advantage of the lower latencies of vertical interconnect and for minimizing high-latency traffic on the horizontal plane.

Efficient OpenMP data mapping for multicore platforms with vertically stacked memory / Marongiu A. ; Ruggiero M. ; Benini L.. - STAMPA. - (2010), pp. 105-110. (Intervento presentato al convegno Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010 tenutosi a Dresden nel 8-12 March 2010).

Efficient OpenMP data mapping for multicore platforms with vertically stacked memory

MARONGIU, ANDREA;BENINI, LUCA
2010

Abstract

Emerging TSV-based 3D integration technologies have shown great promise to overcome scalability limitations in 2D designs by stacking multiple memory dies on top of a many-core die. Application software developers need programming models and tools to fully exploit the potential of vertically stacked memory. In this work, we focus on efficient data mapping for SPMD parallel applications on an explicitly managed 3D-stacked memory hierarchy, which requires placement of data across multiple vertical memory stacks to be carefully optimized. We propose a programming framework with compiler support that enables array partitioning. Partitions are mapped to the 3D-stacked memory on top of the processor that mostly accesses it to take advantage of the lower latencies of vertical interconnect and for minimizing high-latency traffic on the horizontal plane.
2010
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
105
110
Efficient OpenMP data mapping for multicore platforms with vertically stacked memory / Marongiu A. ; Ruggiero M. ; Benini L.. - STAMPA. - (2010), pp. 105-110. (Intervento presentato al convegno Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010 tenutosi a Dresden nel 8-12 March 2010).
Marongiu A. ; Ruggiero M. ; Benini L.
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/95305
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 5
  • ???jsp.display-item.citation.isi??? 3
social impact