This paper describes the RTL-to-Iayout implementation of the PACT XPP-III Coarse-Grained Reconfigurable Architecture (CGRA). The implementation activity was strictly based on a hierarchical approach in order to exploit performance optimization at all levels, as well as guarantee maximum scalability and provide a portfolio of IP-blocks that could be reused to build different configurations and embodiments of the same CGRA template. The final result can be seamlessly introduced in any SoC design flow as embedded accelerator. It is designed in STMicroelectronics 90nm GP technology, occupies 42.5 mm2, delivers 13 16-bit GOPS (0.8 GOPS/mW, 10 MOPS/mW) and has a measured max frequency of 150 MHZ, requiring a measured 13 mW/MHz dynamic power, 93 mW static. A silicon prototype was also produced embedding XPP-III in a complex system-on-chip including an ARM processor as system controller as well as different ASIC blocks.

RTL-to-layout implementation of an embedded coarse grained architecture for dynamically reconfigurable computing in systems-on-chip / F. Campi; R. Konig; M. Dreschmann; M. Neukirchner; D. Picard; M. Juttner; E. Schuler; A. Deledda; D. Rossi; A. Pasini; M. Hubner; J. Becker; R. Guerrieri. - STAMPA. - (2009), pp. 110-113. (Intervento presentato al convegno International Symposium on System-on-Chip, 2009. SOC 2009. tenutosi a Tampere, Finland nel 5 -7 October 2009) [10.1109/SOCC.2009.5335665].

RTL-to-layout implementation of an embedded coarse grained architecture for dynamically reconfigurable computing in systems-on-chip

CAMPI, FABIO;DELEDDA, ANTONIO;ROSSI, DAVIDE;GUERRIERI, ROBERTO
2009

Abstract

This paper describes the RTL-to-Iayout implementation of the PACT XPP-III Coarse-Grained Reconfigurable Architecture (CGRA). The implementation activity was strictly based on a hierarchical approach in order to exploit performance optimization at all levels, as well as guarantee maximum scalability and provide a portfolio of IP-blocks that could be reused to build different configurations and embodiments of the same CGRA template. The final result can be seamlessly introduced in any SoC design flow as embedded accelerator. It is designed in STMicroelectronics 90nm GP technology, occupies 42.5 mm2, delivers 13 16-bit GOPS (0.8 GOPS/mW, 10 MOPS/mW) and has a measured max frequency of 150 MHZ, requiring a measured 13 mW/MHz dynamic power, 93 mW static. A silicon prototype was also produced embedding XPP-III in a complex system-on-chip including an ARM processor as system controller as well as different ASIC blocks.
2009
Proceedings
110
113
RTL-to-layout implementation of an embedded coarse grained architecture for dynamically reconfigurable computing in systems-on-chip / F. Campi; R. Konig; M. Dreschmann; M. Neukirchner; D. Picard; M. Juttner; E. Schuler; A. Deledda; D. Rossi; A. Pasini; M. Hubner; J. Becker; R. Guerrieri. - STAMPA. - (2009), pp. 110-113. (Intervento presentato al convegno International Symposium on System-on-Chip, 2009. SOC 2009. tenutosi a Tampere, Finland nel 5 -7 October 2009) [10.1109/SOCC.2009.5335665].
F. Campi; R. Konig; M. Dreschmann; M. Neukirchner; D. Picard; M. Juttner; E. Schuler; A. Deledda; D. Rossi; A. Pasini; M. Hubner; J. Becker; R. Guerrieri
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/92612
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 10
  • ???jsp.display-item.citation.isi??? 5
social impact