High temperature is one of the limiting factors and major concerns in 3D-chip integration. In this paper we use a 3D test chip (WIDEIO DRAM on top of a logic die) equipped with temperature sensors and heaters to explore thermal effects. We correlated real temperature measurements with the power dissipated by the heaters using model learning techniques. The resulting compact thermal model is able to predict temperatures at chip locations far from the temperature sensors and to infer the power dissipation at any location of the chip. Results are verified by mean of an off-sample validation technique and show a high accuracy of the compact thermal model when compared with silicon measurements.

Thermal analysis and model identification techniques for a logic + WIDEIO stacked DRAM test chip / Beneventi, Francesco; Bartolini, Andrea; Vivet, Pascal; Dutoit, Denis; Benini, Luca. - STAMPA. - (2014), pp. 6800546.1-6800546.4. (Intervento presentato al convegno 17th Design, Automation and Test in Europe, DATE 2014 tenutosi a Dresden, deu nel 2014) [10.7873/DATE2014.345].

Thermal analysis and model identification techniques for a logic + WIDEIO stacked DRAM test chip

BENEVENTI, FRANCESCO;BARTOLINI, ANDREA;BENINI, LUCA
2014

Abstract

High temperature is one of the limiting factors and major concerns in 3D-chip integration. In this paper we use a 3D test chip (WIDEIO DRAM on top of a logic die) equipped with temperature sensors and heaters to explore thermal effects. We correlated real temperature measurements with the power dissipated by the heaters using model learning techniques. The resulting compact thermal model is able to predict temperatures at chip locations far from the temperature sensors and to infer the power dissipation at any location of the chip. Results are verified by mean of an off-sample validation technique and show a high accuracy of the compact thermal model when compared with silicon measurements.
2014
Proceedings -Design, Automation and Test in Europe, DATE
1
4
Thermal analysis and model identification techniques for a logic + WIDEIO stacked DRAM test chip / Beneventi, Francesco; Bartolini, Andrea; Vivet, Pascal; Dutoit, Denis; Benini, Luca. - STAMPA. - (2014), pp. 6800546.1-6800546.4. (Intervento presentato al convegno 17th Design, Automation and Test in Europe, DATE 2014 tenutosi a Dresden, deu nel 2014) [10.7873/DATE2014.345].
Beneventi, Francesco; Bartolini, Andrea; Vivet, Pascal; Dutoit, Denis; Benini, Luca
File in questo prodotto:
Eventuali allegati, non sono esposti

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11585/525130
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo

Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 2
  • ???jsp.display-item.citation.isi??? 0
social impact